blob: 90f21e879b4aef208c05ef710dbaace007bbfea5 [file] [log] [blame]
wdenk3d3befa2004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Integrator AP board.
11 *.
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
Wolfgang Denkfe7eb5d2005-09-25 02:00:47 +020030
wdenk3d3befa2004-03-14 15:06:13 +000031#ifndef __CONFIG_H
32#define __CONFIG_H
wdenk3d3befa2004-03-14 15:06:13 +000033/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_MEMTEST_START 0x100000
38#define CONFIG_SYS_MEMTEST_END 0x10000000
39#define CONFIG_SYS_HZ 1000
40#define CONFIG_SYS_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */
41#define CONFIG_SYS_TIMERBASE 0x13000100 /* Timer1 */
wdenk3d3befa2004-03-14 15:06:13 +000042
43#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44#define CONFIG_SETUP_MEMORY_TAGS 1
45#define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
Wolfgang Denk0148e8c2005-09-25 16:22:14 +020046
Jean-Christophe PLAGNIOL-VILLARD8fc3bb42009-05-15 23:45:20 +020047#define CONFIG_SKIP_LOWLEVEL_INIT
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020048#define CONFIG_CM_INIT 1
49#define CONFIG_CM_REMAP 1
Linus Walleij26c82632011-07-25 01:50:08 +000050#define CONFIG_CM_SPD_DETECT
Wolfgang Denk0148e8c2005-09-25 16:22:14 +020051
wdenk3d3befa2004-03-14 15:06:13 +000052/*
53 * Size of malloc() pool
54 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk3d3befa2004-03-14 15:06:13 +000056
57/*
58 * PL010 Configuration
59 */
Andreas Engel48d01922008-09-08 14:30:53 +020060#define CONFIG_PL010_SERIAL
wdenk3d3befa2004-03-14 15:06:13 +000061#define CONFIG_CONS_INDEX 0
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020062#define CONFIG_BAUDRATE 38400
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_PL01x_PORTS { (void *) (CONFIG_SYS_SERIAL0), (void *) (CONFIG_SYS_SERIAL1) }
64#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65#define CONFIG_SYS_SERIAL0 0x16000000
66#define CONFIG_SYS_SERIAL1 0x17000000
wdenk3d3befa2004-03-14 15:06:13 +000067
wdenk42dfe7a2004-03-14 22:25:36 +000068/*#define CONFIG_NET_MULTI */
wdenk3d3befa2004-03-14 15:06:13 +000069
wdenk3d3befa2004-03-14 15:06:13 +000070
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050071/*
Jon Loeliger079a1362007-07-10 10:12:10 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050081 * Command line configuration.
82 */
wdenk3d3befa2004-03-14 15:06:13 +000083
Linus Walleijc53e4b72011-07-25 01:51:08 +000084
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050085#define CONFIG_CMD_IMI
86#define CONFIG_CMD_BDI
Linus Walleijc53e4b72011-07-25 01:51:08 +000087#define CONFIG_CMD_BOOTD
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050088#define CONFIG_CMD_MEMORY
Linus Walleijc53e4b72011-07-25 01:51:08 +000089#define CONFIG_CMD_FLASH
90#define CONFIG_CMD_IMLS
91#define CONFIG_CMD_LOADB
92#define CONFIG_CMD_LOADS
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050093
wdenk3d3befa2004-03-14 15:06:13 +000094
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020095#define CONFIG_BOOTDELAY 2
96#define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
97#define CONFIG_BOOTCOMMAND ""
wdenk3d3befa2004-03-14 15:06:13 +000098
99/*
100 * Miscellaneous configurable options
101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LONGHELP /* undef to save memory */
Linus Walleije0057542011-07-25 01:50:47 +0000103#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_PROMPT "Integrator-AP # " /* Monitor Command Prompt */
Linus Walleije0057542011-07-25 01:50:47 +0000105#define CONFIG_SYS_PROMPT_HUSH_PS2 "# "
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk3d3befa2004-03-14 15:06:13 +0000107/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
109#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
110#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk3d3befa2004-03-14 15:06:13 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */
wdenk3d3befa2004-03-14 15:06:13 +0000113
114/*-----------------------------------------------------------------------
115 * Stack sizes
116 *
117 * The stack sizes are set up in start.S using the settings below
118 */
119#define CONFIG_STACKSIZE (128*1024) /* regular stack */
120#ifdef CONFIG_USE_IRQ
121#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
122#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
123#endif
124
125/*-----------------------------------------------------------------------
126 * Physical Memory Map
127 */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200128#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
129#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
wdenk3d3befa2004-03-14 15:06:13 +0000130#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
Linus Walleija46877c2011-07-25 01:49:36 +0000131#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
132#define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE
133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \
134 CONFIG_SYS_INIT_RAM_SIZE - \
135 GENERATED_GBL_DATA_SIZE)
136#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET
wdenk3d3befa2004-03-14 15:06:13 +0000137
Jean-Christophe PLAGNIOL-VILLARD46937b22009-05-17 00:58:36 +0200138#define CONFIG_SYS_FLASH_BASE 0x24000000
wdenk3d3befa2004-03-14 15:06:13 +0000139
140/*-----------------------------------------------------------------------
141 * FLASH and environment organization
142 */
Jean-Christophe PLAGNIOL-VILLARD46937b22009-05-17 00:58:36 +0200143#define CONFIG_SYS_FLASH_CFI 1
144#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200145#define CONFIG_ENV_IS_NOWHERE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenk3d3befa2004-03-14 15:06:13 +0000147/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
149#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
150#define CONFIG_SYS_MAX_FLASH_SECT 128
Jean-Christophe PLAGNIOL-VILLARD46937b22009-05-17 00:58:36 +0200151#define CONFIG_ENV_SIZE 32768
wdenk3d3befa2004-03-14 15:06:13 +0000152
wdenk3d3befa2004-03-14 15:06:13 +0000153
154/*-----------------------------------------------------------------------
155 * PCI definitions
156 */
157
Jean-Christophe PLAGNIOL-VILLARDc6fadb92008-12-13 21:08:05 +0100158#ifdef CONFIG_PCI /* pci support */
wdenk3d3befa2004-03-14 15:06:13 +0000159#undef CONFIG_PCI_PNP
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200160#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
wdenk3d3befa2004-03-14 15:06:13 +0000161#define DEBUG
162
163#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk3d3befa2004-03-14 15:06:13 +0000165
wdenk3d3befa2004-03-14 15:06:13 +0000166#define INTEGRATOR_BOOT_ROM_BASE 0x20000000
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200167#define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
wdenk3d3befa2004-03-14 15:06:13 +0000168
wdenk42dfe7a2004-03-14 22:25:36 +0000169/* PCI Base area */
wdenk3d3befa2004-03-14 15:06:13 +0000170#define INTEGRATOR_PCI_BASE 0x40000000
171#define INTEGRATOR_PCI_SIZE 0x3FFFFFFF
172
wdenk42dfe7a2004-03-14 22:25:36 +0000173/* memory map as seen by the CPU on the local bus */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200174#define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */
wdenk42dfe7a2004-03-14 22:25:36 +0000175#define CPU_PCI_IO_SIZE 0x10000
wdenk3d3befa2004-03-14 15:06:13 +0000176
wdenk42dfe7a2004-03-14 22:25:36 +0000177#define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */
wdenk3d3befa2004-03-14 15:06:13 +0000178#define CPU_PCI_CNFG_SIZE 0x1000000
179
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200180#define PCI_MEM_BASE 0x40000000 /* 512M to xxx */
wdenk42dfe7a2004-03-14 22:25:36 +0000181/* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200182#define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */
wdenk42dfe7a2004-03-14 22:25:36 +0000183/* unused (128-16)M from B1000000-B7FFFFFF */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200184#define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
wdenk42dfe7a2004-03-14 22:25:36 +0000185/* unused ((128-16)M - 64K) from XXX */
wdenk3d3befa2004-03-14 15:06:13 +0000186
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200187#define PCI_V3_BASE 0x62000000
wdenk3d3befa2004-03-14 15:06:13 +0000188
wdenk42dfe7a2004-03-14 22:25:36 +0000189/* V3 PCI bridge controller */
190#define V3_BASE 0x62000000 /* V360EPC registers */
wdenk3d3befa2004-03-14 15:06:13 +0000191
192#define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS)
193#define PCI_ENET0_MEMADDR (PCI_MEM_BASE)
194
195
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200196#define V3_PCI_VENDOR 0x00000000
197#define V3_PCI_DEVICE 0x00000002
198#define V3_PCI_CMD 0x00000004
199#define V3_PCI_STAT 0x00000006
200#define V3_PCI_CC_REV 0x00000008
201#define V3_PCI_HDR_CF 0x0000000C
202#define V3_PCI_IO_BASE 0x00000010
203#define V3_PCI_BASE0 0x00000014
204#define V3_PCI_BASE1 0x00000018
205#define V3_PCI_SUB_VENDOR 0x0000002C
206#define V3_PCI_SUB_ID 0x0000002E
207#define V3_PCI_ROM 0x00000030
208#define V3_PCI_BPARAM 0x0000003C
209#define V3_PCI_MAP0 0x00000040
210#define V3_PCI_MAP1 0x00000044
211#define V3_PCI_INT_STAT 0x00000048
212#define V3_PCI_INT_CFG 0x0000004C
213#define V3_LB_BASE0 0x00000054
214#define V3_LB_BASE1 0x00000058
215#define V3_LB_MAP0 0x0000005E
216#define V3_LB_MAP1 0x00000062
217#define V3_LB_BASE2 0x00000064
218#define V3_LB_MAP2 0x00000066
219#define V3_LB_SIZE 0x00000068
220#define V3_LB_IO_BASE 0x0000006E
221#define V3_FIFO_CFG 0x00000070
222#define V3_FIFO_PRIORITY 0x00000072
223#define V3_FIFO_STAT 0x00000074
224#define V3_LB_ISTAT 0x00000076
225#define V3_LB_IMASK 0x00000077
226#define V3_SYSTEM 0x00000078
227#define V3_LB_CFG 0x0000007A
228#define V3_PCI_CFG 0x0000007C
229#define V3_DMA_PCI_ADR0 0x00000080
230#define V3_DMA_PCI_ADR1 0x00000090
231#define V3_DMA_LOCAL_ADR0 0x00000084
232#define V3_DMA_LOCAL_ADR1 0x00000094
233#define V3_DMA_LENGTH0 0x00000088
234#define V3_DMA_LENGTH1 0x00000098
235#define V3_DMA_CSR0 0x0000008B
236#define V3_DMA_CSR1 0x0000009B
237#define V3_DMA_CTLB_ADR0 0x0000008C
238#define V3_DMA_CTLB_ADR1 0x0000009C
239#define V3_DMA_DELAY 0x000000E0
240#define V3_MAIL_DATA 0x000000C0
241#define V3_PCI_MAIL_IEWR 0x000000D0
242#define V3_PCI_MAIL_IERD 0x000000D2
243#define V3_LB_MAIL_IEWR 0x000000D4
244#define V3_LB_MAIL_IERD 0x000000D6
245#define V3_MAIL_WR_STAT 0x000000D8
246#define V3_MAIL_RD_STAT 0x000000DA
247#define V3_QBA_MAP 0x000000DC
wdenk3d3befa2004-03-14 15:06:13 +0000248
wdenk42dfe7a2004-03-14 22:25:36 +0000249/* SYSTEM register bits */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200250#define V3_SYSTEM_M_RST_OUT (1 << 15)
251#define V3_SYSTEM_M_LOCK (1 << 14)
wdenk3d3befa2004-03-14 15:06:13 +0000252
wdenk42dfe7a2004-03-14 22:25:36 +0000253/* PCI_CFG bits */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200254#define V3_PCI_CFG_M_RETRY_EN (1 << 10)
255#define V3_PCI_CFG_M_AD_LOW1 (1 << 9)
256#define V3_PCI_CFG_M_AD_LOW0 (1 << 8)
wdenk3d3befa2004-03-14 15:06:13 +0000257
wdenk42dfe7a2004-03-14 22:25:36 +0000258/* PCI MAP register bits (PCI -> Local bus) */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200259#define V3_PCI_MAP_M_MAP_ADR 0xFFF00000
260#define V3_PCI_MAP_M_RD_POST_INH (1 << 15)
261#define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10)
262#define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8)
263#define V3_PCI_MAP_M_ADR_SIZE 0x000000F0
264#define V3_PCI_MAP_M_REG_EN (1 << 1)
265#define V3_PCI_MAP_M_ENABLE (1 << 0)
wdenk3d3befa2004-03-14 15:06:13 +0000266
wdenk42dfe7a2004-03-14 22:25:36 +0000267/* 9 => 512M window size */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200268#define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090
wdenk3d3befa2004-03-14 15:06:13 +0000269
wdenk42dfe7a2004-03-14 22:25:36 +0000270/* A => 1024M window size */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200271#define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0
wdenk3d3befa2004-03-14 15:06:13 +0000272
wdenk42dfe7a2004-03-14 22:25:36 +0000273/* LB_BASE register bits (Local bus -> PCI) */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200274#define V3_LB_BASE_M_MAP_ADR 0xFFF00000
275#define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9)
276#define V3_LB_BASE_M_ADR_SIZE 0x000000F0
277#define V3_LB_BASE_M_PREFETCH (1 << 3)
278#define V3_LB_BASE_M_ENABLE (1 << 0)
wdenk3d3befa2004-03-14 15:06:13 +0000279
wdenk42dfe7a2004-03-14 22:25:36 +0000280/* PCI COMMAND REGISTER bits */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200281#define V3_COMMAND_M_FBB_EN (1 << 9)
282#define V3_COMMAND_M_SERR_EN (1 << 8)
283#define V3_COMMAND_M_PAR_EN (1 << 6)
284#define V3_COMMAND_M_MASTER_EN (1 << 2)
285#define V3_COMMAND_M_MEM_EN (1 << 1)
286#define V3_COMMAND_M_IO_EN (1 << 0)
wdenk3d3befa2004-03-14 15:06:13 +0000287
288#define INTEGRATOR_SC_BASE 0x11000000
289#define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
290#define INTEGRATOR_SC_PCIENABLE \
291 (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
292
Jean-Christophe PLAGNIOL-VILLARDc6fadb92008-12-13 21:08:05 +0100293#endif /* CONFIG_PCI */
Wolfgang Denk74f43042005-09-25 01:48:28 +0200294/*-----------------------------------------------------------------------
295 * There are various dependencies on the core module (CM) fitted
296 * Users should refer to their CM user guide
297 * - when porting adjust u-boot/Makefile accordingly
298 * to define the necessary CONFIG_ s for the CM involved
299 * see e.g. integratorcp_CM926EJ-S_config
300 */
Wolfgang Denk9b880bd2005-10-04 23:10:28 +0200301#include "armcoremodule.h"
Wolfgang Denk74f43042005-09-25 01:48:28 +0200302
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200303#endif /* __CONFIG_H */