blob: 73f23a63dd25021596f61ee4bb77b0fcac24c00c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043A_COMMON_H
7#define __LS1043A_COMMON_H
8
Sumit Garg4139b172017-03-30 09:52:38 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_FMAN
12#define SPL_NO_DSPI
13#define SPL_NO_PCIE
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QE
19#define SPL_NO_EEPROM
20#endif
21#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22#define SPL_NO_MMC
23#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080024#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053025#define SPL_NO_IFC
26#endif
27
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080028#define CONFIG_REMAKE_ELF
29#define CONFIG_FSL_LAYERSCAPE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080030#define CONFIG_GICV2
31
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080034
35/* Link Definitions */
36#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080038#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080039
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080040#define CONFIG_VERY_BIG_RAM
41#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
42#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
43#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080044#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080045
Hou Zhiqiang831c0682015-10-26 19:47:57 +080046#define CPU_RELEASE_ADDR secondary_boot_func
47
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080048/* Generic Timer Definitions */
49#define COUNTER_FREQUENCY 25000000 /* 25MHz */
50
51/* Size of malloc() pool */
52#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
53
54/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080055#define CONFIG_SYS_NS16550_SERIAL
56#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080057#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080058
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080059#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
60
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080061/* SD boot SPL */
62#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080063#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080064
65#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053066#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080067#define CONFIG_SPL_STACK 0x1001e000
68#define CONFIG_SPL_PAD_TO 0x1d000
69
York Sun23af4842017-09-28 08:42:16 -070070#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
71 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080072#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070073#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080074#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053075
76#ifdef CONFIG_SECURE_BOOT
77#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
78/*
79 * HDR would be appended at end of image and copied to DDR along
80 * with U-Boot image. Here u-boot max. size is 512K. So if binary
81 * size increases then increase this size in case of secure boot as
82 * it uses raw u-boot image instead of fit image.
83 */
84#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
85#else
86#define CONFIG_SYS_MONITOR_LEN 0x100000
87#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080088#endif
89
Gong Qianyu3ad44722015-10-26 19:47:53 +080090/* NAND SPL */
91#ifdef CONFIG_NAND_BOOT
92#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080093#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu3ad44722015-10-26 19:47:53 +080094#define CONFIG_SPL_TEXT_BASE 0x10000000
95#define CONFIG_SPL_MAX_SIZE 0x1a000
96#define CONFIG_SPL_STACK 0x1001d000
97#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
98#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
100#define CONFIG_SPL_BSS_START_ADDR 0x80100000
101#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
102#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530103
104#ifdef CONFIG_SECURE_BOOT
105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
106#endif /* ifdef CONFIG_SECURE_BOOT */
107
108#ifdef CONFIG_U_BOOT_HDR_SIZE
109/*
110 * HDR would be appended at end of image and copied to DDR along
111 * with U-Boot image. Here u-boot max. size is 512K. So if binary
112 * size increases then increase this size in case of secure boot as
113 * it uses raw u-boot image instead of fit image.
114 */
115#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
116#else
117#define CONFIG_SYS_MONITOR_LEN 0x100000
118#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
119
Gong Qianyu3ad44722015-10-26 19:47:53 +0800120#endif
121
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800122/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530123#ifndef SPL_NO_IFC
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800124#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800125#define CONFIG_FSL_IFC
126/*
127 * CONFIG_SYS_FLASH_BASE has the final address (core view)
128 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
129 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
130 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
131 */
132#define CONFIG_SYS_FLASH_BASE 0x60000000
133#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
134#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
135
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900136#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800137#define CONFIG_FLASH_CFI_DRIVER
138#define CONFIG_SYS_FLASH_CFI
139#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
140#define CONFIG_SYS_FLASH_QUIET_TEST
141#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
142#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800143#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530144#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800145
146/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800147#define CONFIG_SYS_I2C
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800148
149/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530150#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800151#define CONFIG_PCIE1 /* PCIE controller 1 */
152#define CONFIG_PCIE2 /* PCIE controller 2 */
153#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800154
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800155#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800156#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800157#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530158#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800159
160/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800161
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800162/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530163#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800164#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800165#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800166#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530167#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800168
Gong Qianyue0579a52016-01-25 15:16:05 +0800169/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530170#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800171#define CONFIG_FSL_DSPI
172#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800173#define CONFIG_DM_SPI_FLASH
174#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
175#define CONFIG_SPI_FLASH_SST /* cs1 */
176#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800177#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyue0579a52016-01-25 15:16:05 +0800178#define CONFIG_SF_DEFAULT_BUS 1
179#define CONFIG_SF_DEFAULT_CS 0
180#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800181#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530182#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800183
Shaohui Xiee8297342015-10-26 19:47:54 +0800184/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530185#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800186#define CONFIG_SYS_DPAA_FMAN
187#ifdef CONFIG_SYS_DPAA_FMAN
188#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
189
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800190#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800191/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800192#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wanga9a5cef2017-05-16 10:45:58 +0800193#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800194#elif defined(CONFIG_SD_BOOT)
195/*
196 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
197 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800198 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800199 */
200#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wanga9a5cef2017-05-16 10:45:58 +0800201#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800202#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong2a555832016-04-01 17:52:53 +0800203#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800204#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800205#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800206#define CONFIG_ENV_SPI_BUS 0
207#define CONFIG_ENV_SPI_CS 0
208#define CONFIG_ENV_SPI_MAX_HZ 1000000
209#define CONFIG_ENV_SPI_MODE 0x03
210#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800211#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
212/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800213#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800214#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800215#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800216#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
217#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
218#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530219#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800220
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800221/* Miscellaneous configurable options */
222#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800223
224#define CONFIG_HWCONFIG
225#define HWCONFIG_BUFFER_SIZE 128
226
Sumit Garg4139b172017-03-30 09:52:38 +0530227#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800228#ifndef CONFIG_SPL_BUILD
229#define BOOT_TARGET_DEVICES(func) \
230 func(MMC, mmc, 0) \
231 func(USB, usb, 0)
232#include <config_distro_bootcmd.h>
233#endif
234
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800235/* Initial environment variables */
236#define CONFIG_EXTRA_ENV_SETTINGS \
237 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800238 "fdt_high=0xffffffffffffffff\0" \
239 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800240 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530241 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800242 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530243 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800244 "fdtheader_addr_r=0x80100000\0" \
245 "kernelheader_addr_r=0x80200000\0" \
246 "kernel_addr_r=0x81000000\0" \
247 "fdt_addr_r=0x90000000\0" \
248 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530249 "kernelheader_addr=0x60800000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800250 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530251 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800252 "kernel_addr_sd=0x8000\0" \
253 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530254 "kernelhdr_addr_sd=0x4000\0" \
255 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800256 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700257 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400258 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800259 BOOTENV \
260 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530261 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800262 "scan_dev_for_boot_part=" \
263 "part list ${devtype} ${devnum} devplist; " \
264 "env exists devplist || setenv devplist 1; " \
265 "for distro_bootpart in ${devplist}; do " \
266 "if fstype ${devtype} " \
267 "${devnum}:${distro_bootpart} " \
268 "bootfstype; then " \
269 "run scan_dev_for_boot; " \
270 "fi; " \
271 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530272 "scan_dev_for_boot=" \
273 "echo Scanning ${devtype} " \
274 "${devnum}:${distro_bootpart}...; " \
275 "for prefix in ${boot_prefixes}; do " \
276 "run scan_dev_for_scripts; " \
277 "done;\0" \
278 "boot_a_script=" \
279 "load ${devtype} ${devnum}:${distro_bootpart} " \
280 "${scriptaddr} ${prefix}${script}; " \
281 "env exists secureboot && load ${devtype} " \
282 "${devnum}:${distro_bootpart} " \
283 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
284 "&& esbc_validate ${scripthdraddr};" \
285 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800286 "qspi_bootcmd=echo Trying load from qspi..;" \
287 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530288 "$kernel_addr $kernel_size; env exists secureboot " \
289 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
290 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
291 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800292 "nor_bootcmd=echo Trying load from nor..;" \
293 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530294 "$kernel_size; env exists secureboot " \
295 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
296 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
297 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800298 "sd_bootcmd=echo Trying load from SD ..;" \
299 "mmcinfo; mmc read $load_addr " \
300 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530301 "env exists secureboot && mmc read $kernelheader_addr_r " \
302 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
303 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800304 "bootm $load_addr#$board\0"
305
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800306
307#undef CONFIG_BOOTCOMMAND
308#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530309#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
310 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800311#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530312#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
313 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800314#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530315#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
316 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800317#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530318#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800319
320/* Monitor Command Prompt */
321#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530322
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800323#define CONFIG_SYS_MAXARGS 64 /* max command args */
324
325#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
326
Simon Glass457e51c2017-05-17 08:23:10 -0600327#include <asm/arch/soc.h>
328
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800329#endif /* __LS1043A_COMMON_H */