blob: 1004a7950333b3a09a4852718193eeaa2e647add [file] [log] [blame]
Jagan Teki0d47bc72018-12-22 21:32:49 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki0d47bc72018-12-22 21:32:49 +053012#include <dt-bindings/clock/sun50i-a64-ccu.h>
Jagan Teki99ba4302019-01-18 22:18:13 +053013#include <dt-bindings/reset/sun50i-a64-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki0d47bc72018-12-22 21:32:49 +053015
16static const struct ccu_clk_gate a64_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000017 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Jagan Teki68620c92019-02-28 00:26:57 +053020 [CLK_BUS_EMAC] = GATE(0x060, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053021 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
22 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki0d47bc72018-12-22 21:32:49 +053023 [CLK_BUS_OTG] = GATE(0x060, BIT(23)),
24 [CLK_BUS_EHCI0] = GATE(0x060, BIT(24)),
25 [CLK_BUS_EHCI1] = GATE(0x060, BIT(25)),
26 [CLK_BUS_OHCI0] = GATE(0x060, BIT(28)),
27 [CLK_BUS_OHCI1] = GATE(0x060, BIT(29)),
28
Samuel Hollandc61897b2021-09-12 09:47:24 -050029 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
30 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
31 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki4acc7112018-12-30 21:29:24 +053032 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
33 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
34 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
35 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
36 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
37
Jagan Teki82111462019-02-27 20:02:06 +053038 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
39 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
40
Jagan Teki0d47bc72018-12-22 21:32:49 +053041 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
42 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
43 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
44 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
45 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
46 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
47};
48
Jagan Teki99ba4302019-01-18 22:18:13 +053049static const struct ccu_reset a64_resets[] = {
50 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
51 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
52 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
53
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000054 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
55 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
56 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Jagan Teki68620c92019-02-28 00:26:57 +053057 [RST_BUS_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053058 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
59 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki99ba4302019-01-18 22:18:13 +053060 [RST_BUS_OTG] = RESET(0x2c0, BIT(23)),
61 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(24)),
62 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(25)),
63 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(28)),
64 [RST_BUS_OHCI1] = RESET(0x2c0, BIT(29)),
Jagan Teki8606f962018-12-30 21:37:31 +053065
Samuel Hollandc61897b2021-09-12 09:47:24 -050066 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
67 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
68 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
Jagan Teki8606f962018-12-30 21:37:31 +053069 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
70 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
71 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
72 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
73 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki99ba4302019-01-18 22:18:13 +053074};
75
Jagan Teki0d47bc72018-12-22 21:32:49 +053076static const struct ccu_desc a64_ccu_desc = {
77 .gates = a64_gates,
Jagan Teki99ba4302019-01-18 22:18:13 +053078 .resets = a64_resets,
Jagan Teki0d47bc72018-12-22 21:32:49 +053079};
80
Jagan Teki99ba4302019-01-18 22:18:13 +053081static int a64_clk_bind(struct udevice *dev)
82{
83 return sunxi_reset_bind(dev, ARRAY_SIZE(a64_resets));
84}
85
Jagan Teki0d47bc72018-12-22 21:32:49 +053086static const struct udevice_id a64_ccu_ids[] = {
87 { .compatible = "allwinner,sun50i-a64-ccu",
88 .data = (ulong)&a64_ccu_desc },
89 { }
90};
91
92U_BOOT_DRIVER(clk_sun50i_a64) = {
93 .name = "sun50i_a64_ccu",
94 .id = UCLASS_CLK,
95 .of_match = a64_ccu_ids,
Simon Glass41575d82020-12-03 16:55:17 -070096 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki0d47bc72018-12-22 21:32:49 +053097 .ops = &sunxi_clk_ops,
98 .probe = sunxi_clk_probe,
Jagan Teki99ba4302019-01-18 22:18:13 +053099 .bind = a64_clk_bind,
Jagan Teki0d47bc72018-12-22 21:32:49 +0530100};