blob: 3c13905729a31f850eada2f6988cfc84a7237fd0 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu8d67c362014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu8d67c362014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu8d67c362014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080017#define CONFIG_FSL_SATA_V2
18
19/* High Level Configuration Options */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080020#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080021#define CONFIG_ENABLE_36BIT_PHYS
22
Shengzhou Liu8d67c362014-03-05 15:04:48 +080023#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080024#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu8d67c362014-03-05 15:04:48 +080025
26#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu4d666682014-04-18 16:43:40 +080027#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu4d666682014-04-18 16:43:40 +080028#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#define RESET_VECTOR_OFFSET 0x27FFC
31#define BOOT_PAGE_OFFSET 0x27000
32#ifdef CONFIG_SPL_BUILD
33#define CONFIG_SPL_SKIP_RELOCATE
34#define CONFIG_SPL_COMMON_INIT_DDR
35#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu8d67c362014-03-05 15:04:48 +080036#endif
37
Miquel Raynal88718be2019-10-03 19:50:03 +020038#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu4d666682014-04-18 16:43:40 +080039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
40#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
41#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu4d666682014-04-18 16:43:40 +080042#endif
43
44#ifdef CONFIG_SPIFLASH
45#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu4d666682014-04-18 16:43:40 +080046#define CONFIG_SPL_SPI_FLASH_MINIMAL
47#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu4d666682014-04-18 16:43:40 +080051#ifndef CONFIG_SPL_BUILD
52#define CONFIG_SYS_MPC85XX_NO_RESETVEC
53#endif
Shengzhou Liu4d666682014-04-18 16:43:40 +080054#endif
55
56#ifdef CONFIG_SDCARD
57#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu4d666682014-04-18 16:43:40 +080058#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
59#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
60#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
61#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu4d666682014-04-18 16:43:40 +080062#ifndef CONFIG_SPL_BUILD
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
64#endif
Shengzhou Liu4d666682014-04-18 16:43:40 +080065#endif
66
67#endif /* CONFIG_RAMBOOT_PBL */
68
Shengzhou Liu8d67c362014-03-05 15:04:48 +080069#define CONFIG_SRIO_PCIE_BOOT_MASTER
70#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
71/* Set 1M boot space */
72#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
73#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
74 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
75#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu8d67c362014-03-05 15:04:48 +080076#endif
77
Shengzhou Liu8d67c362014-03-05 15:04:48 +080078#ifndef CONFIG_RESET_VECTOR_ADDRESS
79#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80#endif
81
82/*
83 * These can be toggled for performance analysis, otherwise use default.
84 */
85#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liu8d67c362014-03-05 15:04:48 +080086#ifdef CONFIG_DDR_ECC
Shengzhou Liu8d67c362014-03-05 15:04:48 +080087#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
88#endif
89
Shengzhou Liu8d67c362014-03-05 15:04:48 +080090/*
91 * Config the L3 Cache as L3 SRAM
92 */
Shengzhou Liu4d666682014-04-18 16:43:40 +080093#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
94#define CONFIG_SYS_L3_SIZE (512 << 10)
95#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -050096#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu4d666682014-04-18 16:43:40 +080097#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
98#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
99#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800100
101#define CONFIG_SYS_DCSRBAR 0xf0000000
102#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
103
104/* EEPROM */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800105#define CONFIG_SYS_I2C_EEPROM_NXID
106#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800107
108/*
109 * DDR Setup
110 */
111#define CONFIG_VERY_BIG_RAM
112#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800114#define CONFIG_SYS_SPD_BUS_NUM 0
115#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
116#define SPD_EEPROM_ADDRESS1 0x51
117#define SPD_EEPROM_ADDRESS2 0x52
118#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
119#define CTRL_INTLV_PREFERED cacheline
120
121/*
122 * IFC Definitions
123 */
124#define CONFIG_SYS_FLASH_BASE 0xe8000000
125#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
126#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
127#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
128 CSPR_PORT_SIZE_16 | \
129 CSPR_MSEL_NOR | \
130 CSPR_V)
131#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
132
133/* NOR Flash Timing Params */
134#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
135
136#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
137 FTIM0_NOR_TEADC(0x5) | \
138 FTIM0_NOR_TEAHC(0x5))
139#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
140 FTIM1_NOR_TRAD_NOR(0x1A) |\
141 FTIM1_NOR_TSEQRAD_NOR(0x13))
142#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
143 FTIM2_NOR_TCH(0x4) | \
144 FTIM2_NOR_TWPH(0x0E) | \
145 FTIM2_NOR_TWP(0x1c))
146#define CONFIG_SYS_NOR_FTIM3 0x0
147
148#define CONFIG_SYS_FLASH_QUIET_TEST
149#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
150
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800151#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
152#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
154#define CONFIG_SYS_FLASH_EMPTY_INFO
155#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
156
157/* CPLD on IFC */
158#define CONFIG_SYS_CPLD_BASE 0xffdf0000
159#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
160#define CONFIG_SYS_CSPR2_EXT (0xf)
161#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
162 | CSPR_PORT_SIZE_8 \
163 | CSPR_MSEL_GPCM \
164 | CSPR_V)
165#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
166#define CONFIG_SYS_CSOR2 0x0
167
168/* CPLD Timing parameters for IFC CS2 */
169#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
170 FTIM0_GPCM_TEADC(0x0e) | \
171 FTIM0_GPCM_TEAHC(0x0e))
172#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
173 FTIM1_GPCM_TRAD(0x1f))
174#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800175 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800176 FTIM2_GPCM_TWP(0x1f))
177#define CONFIG_SYS_CS2_FTIM3 0x0
178
179/* NAND Flash on IFC */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800180#define CONFIG_SYS_NAND_BASE 0xff800000
181#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
182
183#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
184#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
185 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
186 | CSPR_MSEL_NAND /* MSEL = NAND */ \
187 | CSPR_V)
188#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
189
190#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
191 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
192 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
193 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
194 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
195 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
196 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
197
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800198/* ONFI NAND Flash mode0 Timing Params */
199#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
200 FTIM0_NAND_TWP(0x18) | \
201 FTIM0_NAND_TWCHT(0x07) | \
202 FTIM0_NAND_TWH(0x0a))
203#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
204 FTIM1_NAND_TWBE(0x39) | \
205 FTIM1_NAND_TRR(0x0e) | \
206 FTIM1_NAND_TRP(0x18))
207#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
208 FTIM2_NAND_TREH(0x0a) | \
209 FTIM2_NAND_TWHRE(0x1e))
210#define CONFIG_SYS_NAND_FTIM3 0x0
211
212#define CONFIG_SYS_NAND_DDR_LAW 11
213#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
214#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800215
Miquel Raynal88718be2019-10-03 19:50:03 +0200216#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800217#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
218#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
219#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
220#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
221#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
222#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
223#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
224#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
225#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
226#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
227#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
228#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
229#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
230#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
231#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
232#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
233#else
234#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
235#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
236#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
237#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
238#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
239#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
240#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
241#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
242#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
243#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
244#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
245#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
246#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
247#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
248#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
249#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
250#endif
251
252#if defined(CONFIG_RAMBOOT_PBL)
253#define CONFIG_SYS_RAMBOOT
254#endif
255
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800256#define CONFIG_HWCONFIG
257
258/* define to use L1 as initial stack */
259#define CONFIG_L1_INIT_RAM
260#define CONFIG_SYS_INIT_RAM_LOCK
261#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
262#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700263#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800264/* The assembler doesn't like typecast */
265#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
266 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
267 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
268#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
269#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
270 GENERATED_GBL_DATA_SIZE)
271#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530272#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800273
274/*
275 * Serial Port
276 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800277#define CONFIG_SYS_NS16550_SERIAL
278#define CONFIG_SYS_NS16550_REG_SIZE 1
279#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
280#define CONFIG_SYS_BAUDRATE_TABLE \
281 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
282#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
283#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
284#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
285#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
286
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800287/*
288 * I2C
289 */
Biwen Li8e4be6d2020-05-01 20:04:19 +0800290
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800291#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
292#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
293#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
294#define I2C_MUX_CH_DEFAULT 0x8
295
Ying Zhange5abb922015-03-10 14:21:36 +0800296#define I2C_MUX_CH_VOL_MONITOR 0xa
297
Ying Zhange5abb922015-03-10 14:21:36 +0800298/* The lowest and highest voltage allowed for T208xRDB */
299#define VDD_MV_MIN 819
300#define VDD_MV_MAX 1212
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800301
302/*
303 * RapidIO
304 */
305#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
306#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
307#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
308#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
309#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
310#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
311/*
312 * for slave u-boot IMAGE instored in master memory space,
313 * PHYS must be aligned based on the SIZE
314 */
Liu Gange4911812014-05-15 14:30:34 +0800315#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
316#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
317#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
318#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800319/*
320 * for slave UCODE and ENV instored in master memory space,
321 * PHYS must be aligned based on the SIZE
322 */
Liu Gange4911812014-05-15 14:30:34 +0800323#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800324#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
325#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
326
327/* slave core release by master*/
328#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
329#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
330
331/*
332 * SRIO_PCIE_BOOT - SLAVE
333 */
334#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
335#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
336#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
337 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
338#endif
339
340/*
341 * eSPI - Enhanced SPI
342 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800343
344/*
345 * General PCI
346 * Memory space is mapped 1-1, but I/O space must start from 0.
347 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400348#define CONFIG_PCIE1 /* PCIE controller 1 */
349#define CONFIG_PCIE2 /* PCIE controller 2 */
350#define CONFIG_PCIE3 /* PCIE controller 3 */
351#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800352/* controller 1, direct to uli, tgtid 3, Base address 20000 */
353#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800354#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800355#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800356#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800357
358/* controller 2, Slot 2, tgtid 2, Base address 201000 */
359#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800360#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800361#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800362#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800363
364/* controller 3, Slot 1, tgtid 1, Base address 202000 */
365#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800366#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800367#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800368#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800369
370/* controller 4, Base address 203000 */
371#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800372#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800373#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800374
375#ifdef CONFIG_PCI
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800376#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800377#endif
378
379/* Qman/Bman */
380#ifndef CONFIG_NOBQFMAN
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800381#define CONFIG_SYS_BMAN_NUM_PORTALS 18
382#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
383#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
384#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500385#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
386#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
387#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
388#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
389#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
390 CONFIG_SYS_BMAN_CENA_SIZE)
391#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
392#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800393#define CONFIG_SYS_QMAN_NUM_PORTALS 18
394#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
395#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
396#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500397#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
398#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
399#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
400#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
401#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
402 CONFIG_SYS_QMAN_CENA_SIZE)
403#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
404#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800405
406#define CONFIG_SYS_DPAA_FMAN
407#define CONFIG_SYS_DPAA_PME
408#define CONFIG_SYS_PMAN
409#define CONFIG_SYS_DPAA_DCE
410#define CONFIG_SYS_DPAA_RMAN /* RMan */
411#define CONFIG_SYS_INTERLAKEN
412
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800413#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
414#endif /* CONFIG_NOBQFMAN */
415
416#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800417#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
418#define RGMII_PHY2_ADDR 0x02
419#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
420#define CORTINA_PHY_ADDR2 0x0d
Camelia Groza4e21a552021-06-16 17:47:31 +0530421/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
422#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800423#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Groza4e21a552021-06-16 17:47:31 +0530424/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
425#define AQR113C_PHY_ADDR1 0x00
426#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800427#endif
428
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800429/*
430 * SATA
431 */
432#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800433#define CONFIG_SATA1
434#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
435#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
436#define CONFIG_SATA2
437#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
438#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
439#define CONFIG_LBA48
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800440#endif
441
442/*
443 * USB
444 */
Tom Rini8850c5d2017-05-12 22:33:27 -0400445#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800446#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800447#define CONFIG_HAS_FSL_DR_USB
448#endif
449
450/*
451 * SDHC
452 */
453#ifdef CONFIG_MMC
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800454#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
455#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800456#endif
457
458/*
Shengzhou Liu4feac1c2014-04-02 14:28:35 +0800459 * Dynamic MTD Partition support with mtdparts
460 */
Shengzhou Liu4feac1c2014-04-02 14:28:35 +0800461
462/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800463 * Environment
464 */
465
466/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800467 * Miscellaneous configurable options
468 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800469
470/*
471 * For booting Linux, the board info and command line data
472 * have to be in the first 64 MB of memory, since this is
473 * the maximum mapped by the Linux kernel during initialization.
474 */
475#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
476#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
477
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800478/*
479 * Environment Configuration
480 */
481#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800482#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
483
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800484#define __USB_PHY_TYPE utmi
485
486#define CONFIG_EXTRA_ENV_SETTINGS \
487 "hwconfig=fsl_ddr:" \
488 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
489 "bank_intlv=auto;" \
490 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
491 "netdev=eth0\0" \
492 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
493 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
494 "tftpflash=tftpboot $loadaddr $uboot && " \
495 "protect off $ubootaddr +$filesize && " \
496 "erase $ubootaddr +$filesize && " \
497 "cp.b $loadaddr $ubootaddr $filesize && " \
498 "protect on $ubootaddr +$filesize && " \
499 "cmp.b $loadaddr $ubootaddr $filesize\0" \
500 "consoledev=ttyS0\0" \
501 "ramdiskaddr=2000000\0" \
502 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500503 "fdtaddr=1e00000\0" \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800504 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500505 "bdev=sda3\0"
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800506
507/*
508 * For emulation this causes u-boot to jump to the start of the
509 * proof point app code automatically
510 */
Tom Rini7ae1b082021-08-19 14:29:00 -0400511#define PROOF_POINTS \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800512 "setenv bootargs root=/dev/$bdev rw " \
513 "console=$consoledev,$baudrate $othbootargs;" \
514 "cpu 1 release 0x29000000 - - -;" \
515 "cpu 2 release 0x29000000 - - -;" \
516 "cpu 3 release 0x29000000 - - -;" \
517 "cpu 4 release 0x29000000 - - -;" \
518 "cpu 5 release 0x29000000 - - -;" \
519 "cpu 6 release 0x29000000 - - -;" \
520 "cpu 7 release 0x29000000 - - -;" \
521 "go 0x29000000"
522
Tom Rini7ae1b082021-08-19 14:29:00 -0400523#define HVBOOT \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800524 "setenv bootargs config-addr=0x60000000; " \
525 "bootm 0x01000000 - 0x00f00000"
526
Tom Rini7ae1b082021-08-19 14:29:00 -0400527#define ALU \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800528 "setenv bootargs root=/dev/$bdev rw " \
529 "console=$consoledev,$baudrate $othbootargs;" \
530 "cpu 1 release 0x01000000 - - -;" \
531 "cpu 2 release 0x01000000 - - -;" \
532 "cpu 3 release 0x01000000 - - -;" \
533 "cpu 4 release 0x01000000 - - -;" \
534 "cpu 5 release 0x01000000 - - -;" \
535 "cpu 6 release 0x01000000 - - -;" \
536 "cpu 7 release 0x01000000 - - -;" \
537 "go 0x01000000"
538
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800539#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530540
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800541#endif /* __T2080RDB_H */