blob: 3e00f691ad524228a2193378495b301e52cf8f6f [file] [log] [blame]
Haiying Wang765547d2009-03-27 17:02:45 -04001/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Haiying Wang765547d2009-03-27 17:02:45 -04005 */
6
7/*
8 * mpc8569mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Haiying Wang765547d2009-03-27 17:02:45 -040013#define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */
14
Kumar Galae5fe96b2011-01-04 18:04:01 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Haiying Wang765547d2009-03-27 17:02:45 -040018#define CONFIG_PCIE1 1 /* PCIE controller */
19#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000020#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040021#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
22#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
23#define CONFIG_QE /* Enable QE */
24#define CONFIG_ENV_OVERWRITE
Haiying Wang765547d2009-03-27 17:02:45 -040025
Haiying Wang765547d2009-03-27 17:02:45 -040026#ifndef __ASSEMBLY__
27extern unsigned long get_clock_freq(void);
28#endif
29/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080030#define CONFIG_SYS_CLK_FREQ 66666666
31#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040032
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020033#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080034#define CONFIG_PQ_MDS_PIB
35#define CONFIG_PQ_MDS_PIB_ATM
36#endif
37
Haiying Wang765547d2009-03-27 17:02:45 -040038/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
41#define CONFIG_L2_CACHE /* toggle L2 cache */
42#define CONFIG_BTB /* toggle branch predition */
43
Wolfgang Denk2ae18242010-10-06 09:05:45 +020044#ifndef CONFIG_SYS_TEXT_BASE
45#define CONFIG_SYS_TEXT_BASE 0xfff80000
Liu Yu674ef7b2010-01-18 19:03:28 +080046#endif
47
Haiying Wang96196a12010-11-10 15:37:13 -050048#ifndef CONFIG_SYS_MONITOR_BASE
49#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
50#endif
51
Haiying Wang765547d2009-03-27 17:02:45 -040052/*
53 * Only possible on E500 Version 2 or newer cores.
54 */
55#define CONFIG_ENABLE_36BIT_PHYS 1
56
57#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Haiying Wang3aed5502010-09-29 13:31:35 -040058#define CONFIG_BOARD_EARLY_INIT_R 1
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040059#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040060
61#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
62#define CONFIG_SYS_MEMTEST_END 0x00400000
63
64/*
Liu Yu674ef7b2010-01-18 19:03:28 +080065 * Config the L2 Cache as L2 SRAM
66 */
67#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
69#define CONFIG_SYS_L2_SIZE (512 << 10)
70#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
71
Timur Tabie46fedf2011-08-04 18:03:41 -050072#define CONFIG_SYS_CCSRBAR 0xe0000000
73#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -040074
Kumar Gala8d22ddc2011-11-09 09:10:49 -060075#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050076#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +080077#endif
78
Haiying Wang765547d2009-03-27 17:02:45 -040079/* DDR Setup */
Haiying Wang765547d2009-03-27 17:02:45 -040080#undef CONFIG_FSL_DDR_INTERACTIVE
81#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -040083#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
84
85#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
87#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
88 /* DDR is system memory*/
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
90
Haiying Wang765547d2009-03-27 17:02:45 -040091#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
93
94/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -060095#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -040096
97/* These are used when DDR doesn't use SPD. */
98#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
99#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
101#define CONFIG_SYS_DDR_TIMING_3 0x00020000
102#define CONFIG_SYS_DDR_TIMING_0 0x00330004
103#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
104#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
105#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
106#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
107#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
108#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
109#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
110#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
111#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
112#define CONFIG_SYS_DDR_TIMING_4 0x00220001
113#define CONFIG_SYS_DDR_TIMING_5 0x03402400
114#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
115#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
116#define CONFIG_SYS_DDR_CDR_1 0x80040000
117#define CONFIG_SYS_DDR_CDR_2 0x00000000
118#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
119#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
120#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
121#define CONFIG_SYS_DDR_CONTROL2 0x24400000
122
123#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
124#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
125#define CONFIG_SYS_DDR_SBE 0x00010000
126
127#undef CONFIG_CLOCKS_IN_MHZ
128
129/*
130 * Local Bus Definitions
131 */
132
133#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
135
136#define CONFIG_SYS_BCSR_BASE 0xf8000000
137#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
138
139/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800140#define CONFIG_FLASH_BR_PRELIM 0xfe000801
141#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400142
Haiying Wang399b53c2009-05-20 12:30:32 -0400143/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400144#define CONFIG_SYS_BR1_PRELIM 0xf8000801
145#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
146
Haiying Wang399b53c2009-05-20 12:30:32 -0400147/*Chip select 4 - PIB*/
148#define CONFIG_SYS_BR4_PRELIM 0xf8008801
149#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
150
151/*Chip select 5 - PIB*/
152#define CONFIG_SYS_BR5_PRELIM 0xf8010801
153#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
154
Haiying Wang765547d2009-03-27 17:02:45 -0400155#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
156#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
157#undef CONFIG_SYS_FLASH_CHECKSUM
158#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
159#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
160
Liu Yu674ef7b2010-01-18 19:03:28 +0800161#undef CONFIG_SYS_RAMBOOT
Liu Yu674ef7b2010-01-18 19:03:28 +0800162
Haiying Wang765547d2009-03-27 17:02:45 -0400163#define CONFIG_FLASH_CFI_DRIVER
164#define CONFIG_SYS_FLASH_CFI
165#define CONFIG_SYS_FLASH_EMPTY_INFO
166
Anton Vorontsova29155e2009-10-15 17:47:08 +0400167/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800168#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400169#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800170#else
171#define CONFIG_SYS_NAND_BASE 0xFFF00000
172#endif
173
174/* NAND boot: 4K NAND loader config */
175#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
176#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
177#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
178#define CONFIG_SYS_NAND_U_BOOT_START \
179 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
180#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
181#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
182#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
183
Anton Vorontsova29155e2009-10-15 17:47:08 +0400184#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
185#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
186#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsova29155e2009-10-15 17:47:08 +0400187#define CONFIG_CMD_NAND 1
188#define CONFIG_NAND_FSL_ELBC 1
189#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500190#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400191 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
192 | BR_PS_8 /* Port Size = 8 bit */ \
193 | BR_MS_FCM /* MSEL = FCM */ \
194 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500195#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400196 | OR_FCM_CSCT \
197 | OR_FCM_CST \
198 | OR_FCM_CHT \
199 | OR_FCM_SCY_1 \
200 | OR_FCM_TRLX \
201 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800202
Liu Yu674ef7b2010-01-18 19:03:28 +0800203#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
204#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500205#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
206#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang765547d2009-03-27 17:02:45 -0400207
Haiying Wang765547d2009-03-27 17:02:45 -0400208#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
209#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
210#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
211#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
212
213#define CONFIG_SYS_INIT_RAM_LOCK 1
214#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200215#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400216
Haiying Wang765547d2009-03-27 17:02:45 -0400217#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200218 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
220
221#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400222#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400223
224/* Serial Port */
225#define CONFIG_CONS_INDEX 1
Haiying Wang765547d2009-03-27 17:02:45 -0400226#define CONFIG_SYS_NS16550_SERIAL
227#define CONFIG_SYS_NS16550_REG_SIZE 1
228#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500229#ifdef CONFIG_NAND_SPL
230#define CONFIG_NS16550_MIN_FUNCTIONS
231#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400232
233#define CONFIG_SYS_BAUDRATE_TABLE \
234 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
235
236#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
237#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
238
Haiying Wang765547d2009-03-27 17:02:45 -0400239/*
240 * I2C
241 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200242#define CONFIG_SYS_I2C
243#define CONFIG_SYS_I2C_FSL
244#define CONFIG_SYS_FSL_I2C_SPEED 400000
245#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
246#define CONFIG_SYS_FSL_I2C2_SPEED 400000
247#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
248#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
249#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
250#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400251
252/*
253 * I2C2 EEPROM
254 */
255#define CONFIG_ID_EEPROM
256#ifdef CONFIG_ID_EEPROM
257#define CONFIG_SYS_I2C_EEPROM_NXID
258#endif
259#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
260#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
261#define CONFIG_SYS_EEPROM_BUS_NUM 1
262
263#define PLPPAR1_I2C_BIT_MASK 0x0000000F
264#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400265#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400266#define PLPDIR1_I2C_BIT_MASK 0x0000000F
267#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400268#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300269#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
270#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
271#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
272#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400273
274/*
275 * General PCI
276 * Memory Addresses are mapped 1-1. I/O is mapped from 0
277 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600278#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400279#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
280#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
281#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
282#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
283#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
284#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
285#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
286#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
287
Kumar Galae5fe96b2011-01-04 18:04:01 -0600288#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
289#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
290#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
291#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400292
293#ifdef CONFIG_QE
294/*
295 * QE UEC ethernet configuration
296 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400297#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
298#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400299
300#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
301#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500302#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400303#define CONFIG_PHY_MODE_NEED_CHANGE
304
305#define CONFIG_UEC_ETH1 /* GETH1 */
306#define CONFIG_HAS_ETH0
307
308#ifdef CONFIG_UEC_ETH1
309#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
310#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400311#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400312#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
313#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
314#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500315#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100316#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400317#elif defined(CONFIG_SYS_UCC_RMII_MODE)
318#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
319#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
320#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500321#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100322#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400323#endif /* CONFIG_SYS_UCC_RGMII_MODE */
324#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400325
326#define CONFIG_UEC_ETH2 /* GETH2 */
327#define CONFIG_HAS_ETH1
328
329#ifdef CONFIG_UEC_ETH2
330#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
331#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400332#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400333#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
334#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
335#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500336#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100337#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400338#elif defined(CONFIG_SYS_UCC_RMII_MODE)
339#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
340#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
341#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500342#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100343#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400344#endif /* CONFIG_SYS_UCC_RGMII_MODE */
345#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400346
Haiying Wang750098d2009-05-20 12:30:36 -0400347#define CONFIG_UEC_ETH3 /* GETH3 */
348#define CONFIG_HAS_ETH2
349
350#ifdef CONFIG_UEC_ETH3
351#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
352#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400353#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400354#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
355#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
356#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500357#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100358#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400359#elif defined(CONFIG_SYS_UCC_RMII_MODE)
360#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
361#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
362#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500363#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100364#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400365#endif /* CONFIG_SYS_UCC_RGMII_MODE */
366#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400367
368#define CONFIG_UEC_ETH4 /* GETH4 */
369#define CONFIG_HAS_ETH3
370
371#ifdef CONFIG_UEC_ETH4
372#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
373#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400374#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400375#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
376#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
377#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500378#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100379#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400380#elif defined(CONFIG_SYS_UCC_RMII_MODE)
381#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
382#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
383#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500384#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100385#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400386#endif /* CONFIG_SYS_UCC_RGMII_MODE */
387#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400388
389#undef CONFIG_UEC_ETH6 /* GETH6 */
390#define CONFIG_HAS_ETH5
391
392#ifdef CONFIG_UEC_ETH6
393#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
394#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
395#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
396#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
397#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500398#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100399#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400400#endif /* CONFIG_UEC_ETH6 */
401
402#undef CONFIG_UEC_ETH8 /* GETH8 */
403#define CONFIG_HAS_ETH7
404
405#ifdef CONFIG_UEC_ETH8
406#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
407#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
408#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
409#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
410#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500411#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100412#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400413#endif /* CONFIG_UEC_ETH8 */
414
Haiying Wang765547d2009-03-27 17:02:45 -0400415#endif /* CONFIG_QE */
416
417#if defined(CONFIG_PCI)
Haiying Wang765547d2009-03-27 17:02:45 -0400418#undef CONFIG_EEPRO100
419#undef CONFIG_TULIP
420
421#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
422
423#endif /* CONFIG_PCI */
424
Haiying Wang765547d2009-03-27 17:02:45 -0400425/*
426 * Environment
427 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800428#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu674ef7b2010-01-18 19:03:28 +0800429#else
Haiying Wang765547d2009-03-27 17:02:45 -0400430#define CONFIG_ENV_IS_IN_FLASH 1
Haiying Wangfb279492009-06-04 16:12:39 -0400431#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400432#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
433#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800434#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400435
436#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
437#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
438
439/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600440#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800441#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400442
443/*
444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
447#define CONFIG_BOOTP_BOOTPATH
448#define CONFIG_BOOTP_GATEWAY
449#define CONFIG_BOOTP_HOSTNAME
450
Haiying Wang765547d2009-03-27 17:02:45 -0400451/*
452 * Command line configuration.
453 */
Haiying Wang765547d2009-03-27 17:02:45 -0400454#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500455#define CONFIG_CMD_REGINFO
Haiying Wang765547d2009-03-27 17:02:45 -0400456
457#if defined(CONFIG_PCI)
458 #define CONFIG_CMD_PCI
459#endif
460
Haiying Wang765547d2009-03-27 17:02:45 -0400461#undef CONFIG_WATCHDOG /* watchdog disabled */
462
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400463#ifdef CONFIG_MMC
464#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800465#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400466#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400467#define CONFIG_GENERIC_MMC
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400468#define CONFIG_DOS_PARTITION
469#endif
470
Haiying Wang765547d2009-03-27 17:02:45 -0400471/*
472 * Miscellaneous configurable options
473 */
Kim Phillips5be58f52010-07-14 19:47:18 -0500474#define CONFIG_SYS_LONGHELP /* undef to save memory */
475#define CONFIG_CMDLINE_EDITING /* Command-line editing */
476#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Haiying Wang765547d2009-03-27 17:02:45 -0400477#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wang765547d2009-03-27 17:02:45 -0400478#if defined(CONFIG_CMD_KGDB)
479#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
480#else
481#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
482#endif
483#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
484 /* Print Buffer Size */
485#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
486#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
487 /* Boot Argument Buffer Size */
Haiying Wang765547d2009-03-27 17:02:45 -0400488
489/*
490 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500491 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400492 * the maximum mapped by the Linux kernel during initialization.
493 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500494#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
495#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400496
Haiying Wang765547d2009-03-27 17:02:45 -0400497#if defined(CONFIG_CMD_KGDB)
498#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wang765547d2009-03-27 17:02:45 -0400499#endif
500
501/*
502 * Environment Configuration
503 */
504#define CONFIG_HOSTNAME mpc8569mds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000505#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000506#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400507
508#define CONFIG_SERVERIP 192.168.1.1
509#define CONFIG_GATEWAYIP 192.168.1.1
510#define CONFIG_NETMASK 255.255.255.0
511
512#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
513
Haiying Wang765547d2009-03-27 17:02:45 -0400514#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
515
516#define CONFIG_BAUDRATE 115200
517
518#define CONFIG_EXTRA_ENV_SETTINGS \
519 "netdev=eth0\0" \
520 "consoledev=ttyS0\0" \
521 "ramdiskaddr=600000\0" \
522 "ramdiskfile=your.ramdisk.u-boot\0" \
523 "fdtaddr=400000\0" \
524 "fdtfile=your.fdt.dtb\0" \
525 "nfsargs=setenv bootargs root=/dev/nfs rw " \
526 "nfsroot=$serverip:$rootpath " \
527 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
528 "console=$consoledev,$baudrate $othbootargs\0" \
529 "ramargs=setenv bootargs root=/dev/ram rw " \
530 "console=$consoledev,$baudrate $othbootargs\0" \
531
532#define CONFIG_NFSBOOTCOMMAND \
533 "run nfsargs;" \
534 "tftp $loadaddr $bootfile;" \
535 "tftp $fdtaddr $fdtfile;" \
536 "bootm $loadaddr - $fdtaddr"
537
538#define CONFIG_RAMBOOTCOMMAND \
539 "run ramargs;" \
540 "tftp $ramdiskaddr $ramdiskfile;" \
541 "tftp $loadaddr $bootfile;" \
542 "bootm $loadaddr $ramdiskaddr"
543
544#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
545
546#endif /* __CONFIG_H */