blob: 712d7454e4a220f026b527e24ed3c561f206e4fa [file] [log] [blame]
Stelian Pop39cf4802008-05-09 21:57:18 +02001/*
2 * Driver for AT91/AT32 LCD Controller
3 *
4 * Copyright (C) 2007 Atmel Corporation
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop39cf4802008-05-09 21:57:18 +02007 */
8
9#include <common.h>
10#include <asm/io.h>
Stelian Pop39cf4802008-05-09 21:57:18 +020011#include <asm/arch/gpio.h>
12#include <asm/arch/clk.h>
13#include <lcd.h>
14#include <atmel_lcdc.h>
15
Stelian Pop39cf4802008-05-09 21:57:18 +020016/* configurable parameters */
17#define ATMEL_LCDC_CVAL_DEFAULT 0xc8
18#define ATMEL_LCDC_DMA_BURST_LEN 8
Mark Jackson6bbced62009-06-29 15:59:10 +010019#ifndef ATMEL_LCDC_GUARD_TIME
20#define ATMEL_LCDC_GUARD_TIME 1
21#endif
Stelian Pop39cf4802008-05-09 21:57:18 +020022
Bo Shenc6941e12015-01-16 10:55:46 +080023#if defined(CONFIG_AT91SAM9263)
Stelian Pop39cf4802008-05-09 21:57:18 +020024#define ATMEL_LCDC_FIFO_SIZE 2048
25#else
26#define ATMEL_LCDC_FIFO_SIZE 512
27#endif
28
29#define lcdc_readl(mmio, reg) __raw_readl((mmio)+(reg))
30#define lcdc_writel(mmio, reg, val) __raw_writel((val), (mmio)+(reg))
31
32void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
33{
34#if defined(CONFIG_ATMEL_LCD_BGR555)
35 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
36 (red >> 3) | ((green & 0xf8) << 2) | ((blue & 0xf8) << 7));
37#else
38 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
39 (blue >> 3) | ((green & 0xfc) << 3) | ((red & 0xf8) << 8));
40#endif
41}
42
43void lcd_ctrl_init(void *lcdbase)
44{
45 unsigned long value;
46
47 /* Turn off the LCD controller and the DMA controller */
48 lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
Mark Jackson6bbced62009-06-29 15:59:10 +010049 ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET);
Stelian Pop39cf4802008-05-09 21:57:18 +020050
51 /* Wait for the LCDC core to become idle */
52 while (lcdc_readl(panel_info.mmio, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
53 udelay(10);
54
55 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, 0);
56
57 /* Reset LCDC DMA */
58 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMARST);
59
60 /* ...set frame size and burst length = 8 words (?) */
61 value = (panel_info.vl_col * panel_info.vl_row *
62 NBITS(panel_info.vl_bpix)) / 32;
63 value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
64 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMAFRMCFG, value);
65
66 /* Set pixel clock */
67 value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
68 if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
69 value++;
70 value = (value / 2) - 1;
71
72 if (!value) {
73 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
74 } else
75 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1,
76 value << ATMEL_LCDC_CLKVAL_OFFSET);
77
78 /* Initialize control register 2 */
Stefan Roesef2302d42008-08-06 14:05:38 +020079#ifdef CONFIG_AVR32
80 value = ATMEL_LCDC_MEMOR_BIG | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
81#else
Stelian Pop39cf4802008-05-09 21:57:18 +020082 value = ATMEL_LCDC_MEMOR_LITTLE | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
Stefan Roesef2302d42008-08-06 14:05:38 +020083#endif
Stelian Pop39cf4802008-05-09 21:57:18 +020084 if (panel_info.vl_tft)
85 value |= ATMEL_LCDC_DISTYPE_TFT;
86
Haavard Skinnemoen70dbc542008-09-01 16:21:19 +020087 value |= panel_info.vl_sync;
Stelian Pop39cf4802008-05-09 21:57:18 +020088 value |= (panel_info.vl_bpix << 5);
89 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON2, value);
90
91 /* Vertical timing */
92 value = (panel_info.vl_vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
93 value |= panel_info.vl_upper_margin << ATMEL_LCDC_VBP_OFFSET;
94 value |= panel_info.vl_lower_margin;
95 lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM1, value);
96
97 /* Horizontal timing */
98 value = (panel_info.vl_right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
99 value |= (panel_info.vl_hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
100 value |= (panel_info.vl_left_margin - 1);
101 lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM2, value);
102
103 /* Display size */
104 value = (panel_info.vl_col - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
105 value |= panel_info.vl_row - 1;
106 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDFRMCFG, value);
107
108 /* FIFO Threshold: Use formula from data sheet */
109 value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
110 lcdc_writel(panel_info.mmio, ATMEL_LCDC_FIFO, value);
111
112 /* Toggle LCD_MODE every frame */
113 lcdc_writel(panel_info.mmio, ATMEL_LCDC_MVAL, 0);
114
115 /* Disable all interrupts */
116 lcdc_writel(panel_info.mmio, ATMEL_LCDC_IDR, ~0UL);
117
118 /* Set contrast */
119 value = ATMEL_LCDC_PS_DIV8 |
Stelian Pop39cf4802008-05-09 21:57:18 +0200120 ATMEL_LCDC_ENA_PWMENABLE;
Alexander Steincdfcedb2010-07-20 08:55:40 +0200121 if (!panel_info.vl_cont_pol_low)
122 value |= ATMEL_LCDC_POL_POSITIVE;
Stelian Pop39cf4802008-05-09 21:57:18 +0200123 lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_CTR, value);
124 lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
125
126 /* Set framebuffer DMA base address and pixel offset */
127 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMABADDR1, (u_long)lcdbase);
128
129 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMAEN);
130 lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
Mark Jackson6bbced62009-06-29 15:59:10 +0100131 (ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET) | ATMEL_LCDC_PWR);
Stelian Pop39cf4802008-05-09 21:57:18 +0200132}
133
134ulong calc_fbsize(void)
135{
136 return ((panel_info.vl_col * panel_info.vl_row *
137 NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE;
138}