blob: 6f07080a87847a407d6be192d7fc7a6708688d19 [file] [log] [blame]
Timur Tabic59e1b42010-06-14 15:28:24 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabic59e1b42010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabic59e1b42010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Matthew McClintockaf253602012-05-18 06:04:17 +000014#ifdef CONFIG_SDCARD
Ying Zhang7c8eea52013-08-16 15:16:12 +080015#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang7c8eea52013-08-16 15:16:12 +080018#define CONFIG_FSL_LAW /* Use common FSL init code */
19#define CONFIG_SYS_TEXT_BASE 0x11001000
20#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +080021#define CONFIG_SPL_PAD_TO 0x20000
22#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053023#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080024#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
25#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080026#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080027#define CONFIG_SYS_MPC85XX_NO_RESETVEC
28#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
29#define CONFIG_SPL_MMC_BOOT
30#ifdef CONFIG_SPL_BUILD
31#define CONFIG_SPL_COMMON_INIT_DDR
32#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000033#endif
34
35#ifdef CONFIG_SPIFLASH
Ying Zhang382ce7e2013-08-16 15:16:14 +080036#define CONFIG_SPL_SPI_FLASH_MINIMAL
37#define CONFIG_SPL_FLUSH_IMAGE
38#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang382ce7e2013-08-16 15:16:14 +080039#define CONFIG_FSL_LAW /* Use common FSL init code */
40#define CONFIG_SYS_TEXT_BASE 0x11001000
41#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +080042#define CONFIG_SPL_PAD_TO 0x20000
43#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053044#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080045#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
46#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080047#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080048#define CONFIG_SYS_MPC85XX_NO_RESETVEC
49#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
50#define CONFIG_SPL_SPI_BOOT
51#ifdef CONFIG_SPL_BUILD
52#define CONFIG_SPL_COMMON_INIT_DDR
53#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000054#endif
55
Matthew McClintockf45210d2013-02-18 10:02:19 +000056#define CONFIG_NAND_FSL_ELBC
York Sun9407c3f2013-12-17 11:21:08 -080057#define CONFIG_SYS_NAND_MAX_ECCPOS 56
58#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockf45210d2013-02-18 10:02:19 +000059
60#ifdef CONFIG_NAND
Ying Zhang5d97fe22013-08-16 15:16:16 +080061#ifdef CONFIG_TPL_BUILD
62#define CONFIG_SPL_NAND_BOOT
63#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass989e1ce2016-09-12 23:18:45 -060064#define CONFIG_SPL_NAND_INIT
Ying Zhang5d97fe22013-08-16 15:16:16 +080065#define CONFIG_SPL_COMMON_INIT_DDR
66#define CONFIG_SPL_MAX_SIZE (128 << 10)
67#define CONFIG_SPL_TEXT_BASE 0xf8f81000
68#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053069#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang5d97fe22013-08-16 15:16:16 +080070#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
71#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
72#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
73#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockf45210d2013-02-18 10:02:19 +000074#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockf45210d2013-02-18 10:02:19 +000075#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang5d97fe22013-08-16 15:16:16 +080076#define CONFIG_SPL_TEXT_BASE 0xff800000
77#define CONFIG_SPL_MAX_SIZE 4096
78#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
79#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
80#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
81#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
82#endif
83#define CONFIG_SPL_PAD_TO 0x20000
84#define CONFIG_TPL_PAD_TO 0x20000
85#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
86#define CONFIG_SYS_TEXT_BASE 0x11001000
87#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockf45210d2013-02-18 10:02:19 +000088#endif
89
Timur Tabic59e1b42010-06-14 15:28:24 -050090/* High Level Configuration Options */
91#define CONFIG_BOOKE /* BOOKE */
92#define CONFIG_E500 /* BOOKE e500 family */
Timur Tabic59e1b42010-06-14 15:28:24 -050093#define CONFIG_MP /* support multiple processors */
94
Wolfgang Denk2ae18242010-10-06 09:05:45 +020095#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053096#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk2ae18242010-10-06 09:05:45 +020097#endif
98
Kumar Gala7a577fd2011-01-12 02:48:53 -060099#ifndef CONFIG_RESET_VECTOR_ADDRESS
100#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
101#endif
102
Timur Tabic59e1b42010-06-14 15:28:24 -0500103#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400104#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
105#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
106#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabic59e1b42010-06-14 15:28:24 -0500107#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
108#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
109#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
110
Timur Tabic59e1b42010-06-14 15:28:24 -0500111#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabibabb3482011-09-06 09:36:06 -0500112
113#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500114#define CONFIG_ADDR_MAP
115#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800116#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500117
118#define CONFIG_FSL_LAW /* Use common FSL init code */
119
120#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
121#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
122#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
123
124/*
125 * These can be toggled for performance analysis, otherwise use default.
126 */
127#define CONFIG_L2_CACHE
128#define CONFIG_BTB
129
130#define CONFIG_SYS_MEMTEST_START 0x00000000
131#define CONFIG_SYS_MEMTEST_END 0x7fffffff
132
Timur Tabie46fedf2011-08-04 18:03:41 -0500133#define CONFIG_SYS_CCSRBAR 0xffe00000
134#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabic59e1b42010-06-14 15:28:24 -0500135
Matthew McClintockf45210d2013-02-18 10:02:19 +0000136/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
137 SPL code*/
138#ifdef CONFIG_SPL_BUILD
139#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
140#endif
141
Timur Tabic59e1b42010-06-14 15:28:24 -0500142/* DDR Setup */
143#define CONFIG_DDR_SPD
144#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -0700145#define CONFIG_SYS_FSL_DDR3
Timur Tabic59e1b42010-06-14 15:28:24 -0500146
147#ifdef CONFIG_DDR_ECC
148#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
149#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
150#endif
151
152#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
153#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
154
155#define CONFIG_NUM_DDR_CONTROLLERS 1
156#define CONFIG_DIMM_SLOTS_PER_CTLR 1
157#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
158
159/* I2C addresses of SPD EEPROMs */
160#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac39f44d2011-01-31 22:18:47 -0600161#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabic59e1b42010-06-14 15:28:24 -0500162
Matthew McClintockf45210d2013-02-18 10:02:19 +0000163/* These are used when DDR doesn't use SPD. */
164#define CONFIG_SYS_SDRAM_SIZE 2048
165#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
166#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
167#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
168#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
169#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
170#define CONFIG_SYS_DDR_TIMING_3 0x00010000
171#define CONFIG_SYS_DDR_TIMING_0 0x40110104
172#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
173#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
174#define CONFIG_SYS_DDR_MODE_1 0x00441221
175#define CONFIG_SYS_DDR_MODE_2 0x00000000
176#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
177#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
178#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
179#define CONFIG_SYS_DDR_CONTROL 0xc7000008
180#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
181#define CONFIG_SYS_DDR_TIMING_4 0x00220001
182#define CONFIG_SYS_DDR_TIMING_5 0x02401400
183#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
184#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
185
Timur Tabic59e1b42010-06-14 15:28:24 -0500186/*
187 * Memory map
188 *
189 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
190 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
191 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
192 *
193 * Localbus cacheable (TBD)
194 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
195 *
196 * Localbus non-cacheable
197 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
198 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockf45210d2013-02-18 10:02:19 +0000199 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabic59e1b42010-06-14 15:28:24 -0500200 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
201 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
202 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
203 */
204
205/*
206 * Local Bus Definitions
207 */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000208#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800209#ifdef CONFIG_PHYS_64BIT
Matthew McClintockf45210d2013-02-18 10:02:19 +0000210#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800211#else
212#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
213#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500214
215#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockf45210d2013-02-18 10:02:19 +0000216 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabic59e1b42010-06-14 15:28:24 -0500217#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
218
Matthew McClintockf45210d2013-02-18 10:02:19 +0000219#ifdef CONFIG_NAND
220#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
221#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
222#else
Timur Tabic59e1b42010-06-14 15:28:24 -0500223#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
224#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000225#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500226
Matthew McClintockf45210d2013-02-18 10:02:19 +0000227#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabic59e1b42010-06-14 15:28:24 -0500228#define CONFIG_SYS_FLASH_QUIET_TEST
229#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
230
Matthew McClintockf45210d2013-02-18 10:02:19 +0000231#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabic59e1b42010-06-14 15:28:24 -0500232#define CONFIG_SYS_MAX_FLASH_SECT 1024
233
Matthew McClintockf45210d2013-02-18 10:02:19 +0000234#ifndef CONFIG_SYS_MONITOR_BASE
235#ifdef CONFIG_SPL_BUILD
236#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
237#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200238#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000239#endif
240#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500241
242#define CONFIG_FLASH_CFI_DRIVER
243#define CONFIG_SYS_FLASH_CFI
244#define CONFIG_SYS_FLASH_EMPTY_INFO
245
Matthew McClintockf45210d2013-02-18 10:02:19 +0000246/* Nand Flash */
247#if defined(CONFIG_NAND_FSL_ELBC)
248#define CONFIG_SYS_NAND_BASE 0xff800000
249#ifdef CONFIG_PHYS_64BIT
250#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
251#else
252#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
253#endif
254
Ying Zhang5d97fe22013-08-16 15:16:16 +0800255#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockf45210d2013-02-18 10:02:19 +0000256#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockf45210d2013-02-18 10:02:19 +0000257#define CONFIG_CMD_NAND 1
Ying Zhang5d97fe22013-08-16 15:16:16 +0800258#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000259#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
260
261/* NAND flash config */
262#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
263 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
264 | BR_PS_8 /* Port Size = 8 bit */ \
265 | BR_MS_FCM /* MSEL = FCM */ \
266 | BR_V) /* valid */
267#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
268 | OR_FCM_PGS /* Large Page*/ \
269 | OR_FCM_CSCT \
270 | OR_FCM_CST \
271 | OR_FCM_CHT \
272 | OR_FCM_SCY_1 \
273 | OR_FCM_TRLX \
274 | OR_FCM_EHTR)
275#ifdef CONFIG_NAND
276#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
277#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278#else
279#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
280#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
281#endif
282
283#endif /* CONFIG_NAND_FSL_ELBC */
284
Timur Tabic59e1b42010-06-14 15:28:24 -0500285#define CONFIG_BOARD_EARLY_INIT_F
286#define CONFIG_BOARD_EARLY_INIT_R
287#define CONFIG_MISC_INIT_R
Timur Tabia2d12f82010-07-21 16:56:19 -0500288#define CONFIG_HWCONFIG
Timur Tabic59e1b42010-06-14 15:28:24 -0500289
290#define CONFIG_FSL_NGPIXIS
291#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800292#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500293#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800294#else
295#define PIXIS_BASE_PHYS PIXIS_BASE
296#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500297
298#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
299#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
300
301#define PIXIS_LBMAP_SWITCH 7
York Sun29068452011-01-26 10:30:00 -0800302#define PIXIS_LBMAP_MASK 0xF0
Timur Tabic59e1b42010-06-14 15:28:24 -0500303#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockf45210d2013-02-18 10:02:19 +0000304#define PIXIS_SPD 0x07
305#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800306#define PIXIS_ELBC_SPI_MASK 0xc0
307#define PIXIS_SPI 0x80
Timur Tabic59e1b42010-06-14 15:28:24 -0500308
309#define CONFIG_SYS_INIT_RAM_LOCK
310#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200311#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabic59e1b42010-06-14 15:28:24 -0500312
Timur Tabic59e1b42010-06-14 15:28:24 -0500313#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200314 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabic59e1b42010-06-14 15:28:24 -0500315#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
316
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530317#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang07b5edc2011-11-02 09:16:44 +0800318#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabic59e1b42010-06-14 15:28:24 -0500319
320/*
Ying Zhang7c8eea52013-08-16 15:16:12 +0800321 * Config the L2 Cache as L2 SRAM
322*/
323#if defined(CONFIG_SPL_BUILD)
Ying Zhang382ce7e2013-08-16 15:16:14 +0800324#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800325#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
326#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
327#define CONFIG_SYS_L2_SIZE (256 << 10)
328#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
329#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang27585bd2014-01-24 15:50:08 +0800330#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800331#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang27585bd2014-01-24 15:50:08 +0800332#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
333#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800334#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800335#elif defined(CONFIG_NAND)
336#ifdef CONFIG_TPL_BUILD
337#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
338#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
339#define CONFIG_SYS_L2_SIZE (256 << 10)
340#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
341#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
342#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
343#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
344#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
345#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
346#else
347#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
348#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
349#define CONFIG_SYS_L2_SIZE (256 << 10)
350#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
351#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
352#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
353#endif
Ying Zhang7c8eea52013-08-16 15:16:12 +0800354#endif
355#endif
356
357/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500358 * Serial Port
359 */
360#define CONFIG_CONS_INDEX 1
Timur Tabic59e1b42010-06-14 15:28:24 -0500361#define CONFIG_SYS_NS16550_SERIAL
362#define CONFIG_SYS_NS16550_REG_SIZE 1
363#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800364#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000365#define CONFIG_NS16550_MIN_FUNCTIONS
366#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500367
368#define CONFIG_SYS_BAUDRATE_TABLE \
369 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
370
371#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
372#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
373
Timur Tabic59e1b42010-06-14 15:28:24 -0500374/* Video */
Timur Tabiba8e76b2011-04-11 14:18:22 -0500375
Timur Tabid5e01e42010-09-24 01:25:53 +0200376#ifdef CONFIG_FSL_DIU_FB
377#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabid5e01e42010-09-24 01:25:53 +0200378#define CONFIG_CMD_BMP
Timur Tabid5e01e42010-09-24 01:25:53 +0200379#define CONFIG_VIDEO_LOGO
380#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi55b05232010-09-16 16:35:44 -0500381#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
382/*
383 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
384 * disable empty flash sector detection, which is I/O-intensive.
385 */
386#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabic59e1b42010-06-14 15:28:24 -0500387#endif
388
Timur Tabiba8e76b2011-04-11 14:18:22 -0500389#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang218a7582011-01-24 18:21:19 +0800390#endif
391
392#ifdef CONFIG_ATI
393#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang218a7582011-01-24 18:21:19 +0800394#define CONFIG_BIOSEMU
Jiang Yutang218a7582011-01-24 18:21:19 +0800395#define CONFIG_ATI_RADEON_FB
396#define CONFIG_VIDEO_LOGO
397#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang218a7582011-01-24 18:21:19 +0800398#endif
399
Timur Tabic59e1b42010-06-14 15:28:24 -0500400/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200401#define CONFIG_SYS_I2C
402#define CONFIG_SYS_I2C_FSL
403#define CONFIG_SYS_FSL_I2C_SPEED 400000
404#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
405#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
406#define CONFIG_SYS_FSL_I2C2_SPEED 400000
407#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
408#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabic59e1b42010-06-14 15:28:24 -0500409#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabic59e1b42010-06-14 15:28:24 -0500410
411/*
412 * I2C2 EEPROM
413 */
414#define CONFIG_ID_EEPROM
415#define CONFIG_SYS_I2C_EEPROM_NXID
416#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
417#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
418#define CONFIG_SYS_EEPROM_BUS_NUM 1
419
420/*
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800421 * eSPI - Enhanced SPI
422 */
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800423
424#define CONFIG_HARD_SPI
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800425
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800426#define CONFIG_SF_DEFAULT_SPEED 10000000
427#define CONFIG_SF_DEFAULT_MODE 0
428
429/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500430 * General PCI
431 * Memory space is mapped 1-1, but I/O space must start from 0.
432 */
433
434/* controller 1, Slot 2, tgtid 1, Base address a000 */
435#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800436#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500437#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
438#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800439#else
440#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
441#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
442#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500443#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
444#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
445#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800446#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500447#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800448#else
449#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
450#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500451#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
452
453/* controller 2, direct to uli, tgtid 2, Base address 9000 */
454#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800455#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500456#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
457#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800458#else
459#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
460#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
461#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500462#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
463#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
464#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800465#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500466#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800467#else
468#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
469#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500470#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
471
472/* controller 3, Slot 1, tgtid 3, Base address b000 */
473#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800474#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500475#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
476#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800477#else
478#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
479#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
480#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500481#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
482#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
483#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800484#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500485#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800486#else
487#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
488#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500489#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
490
491#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000492#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabic59e1b42010-06-14 15:28:24 -0500493#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
494#endif
495
496/* SATA */
497#define CONFIG_LIBATA
498#define CONFIG_FSL_SATA
Zang Roy-R619119760b272012-11-26 00:05:38 +0000499#define CONFIG_FSL_SATA_V2
Timur Tabic59e1b42010-06-14 15:28:24 -0500500
501#define CONFIG_SYS_SATA_MAX_DEVICE 2
502#define CONFIG_SATA1
503#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
504#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
505#define CONFIG_SATA2
506#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
507#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
508
509#ifdef CONFIG_FSL_SATA
510#define CONFIG_LBA48
511#define CONFIG_CMD_SATA
512#define CONFIG_DOS_PARTITION
Timur Tabic59e1b42010-06-14 15:28:24 -0500513#endif
514
515#define CONFIG_MMC
516#ifdef CONFIG_MMC
Timur Tabic59e1b42010-06-14 15:28:24 -0500517#define CONFIG_FSL_ESDHC
518#define CONFIG_GENERIC_MMC
519#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
520#endif
521
522#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Timur Tabic59e1b42010-06-14 15:28:24 -0500523#define CONFIG_DOS_PARTITION
524#endif
525
526#define CONFIG_TSEC_ENET
527#ifdef CONFIG_TSEC_ENET
528
529#define CONFIG_TSECV2
Timur Tabic59e1b42010-06-14 15:28:24 -0500530
531#define CONFIG_MII /* MII PHY management */
532#define CONFIG_TSEC1 1
533#define CONFIG_TSEC1_NAME "eTSEC1"
534#define CONFIG_TSEC2 1
535#define CONFIG_TSEC2_NAME "eTSEC2"
536
537#define TSEC1_PHY_ADDR 1
538#define TSEC2_PHY_ADDR 2
539
540#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
541#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
542
543#define TSEC1_PHYIDX 0
544#define TSEC2_PHYIDX 0
545
546#define CONFIG_ETHPRIME "eTSEC1"
547
548#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
549#endif
550
551/*
Yangbo Lu94b383e2014-10-16 10:58:55 +0800552 * Dynamic MTD Partition support with mtdparts
553 */
554#define CONFIG_MTD_DEVICE
555#define CONFIG_MTD_PARTITIONS
556#define CONFIG_CMD_MTDPARTS
557#define CONFIG_FLASH_CFI_MTD
558#ifdef CONFIG_PHYS_64BIT
559#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
560#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
561 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
562 "512k(dtb),768k(u-boot)"
563#else
564#define MTDIDS_DEFAULT "nor0=e8000000.nor"
565#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
566 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
567 "512k(dtb),768k(u-boot)"
568#endif
569
570/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500571 * Environment
572 */
Ying Zhang382ce7e2013-08-16 15:16:14 +0800573#ifdef CONFIG_SPIFLASH
Matthew McClintockaf253602012-05-18 06:04:17 +0000574#define CONFIG_ENV_IS_IN_SPI_FLASH
575#define CONFIG_ENV_SPI_BUS 0
576#define CONFIG_ENV_SPI_CS 0
577#define CONFIG_ENV_SPI_MAX_HZ 10000000
578#define CONFIG_ENV_SPI_MODE 0
579#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
580#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
581#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang7c8eea52013-08-16 15:16:12 +0800582#elif defined(CONFIG_SDCARD)
Matthew McClintockaf253602012-05-18 06:04:17 +0000583#define CONFIG_ENV_IS_IN_MMC
Ying Zhang7c8eea52013-08-16 15:16:12 +0800584#define CONFIG_FSL_FIXED_MMC_LOCATION
Timur Tabic59e1b42010-06-14 15:28:24 -0500585#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000586#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockf45210d2013-02-18 10:02:19 +0000587#elif defined(CONFIG_NAND)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800588#ifdef CONFIG_TPL_BUILD
589#define CONFIG_ENV_SIZE 0x2000
590#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
591#else
Matthew McClintockaf253602012-05-18 06:04:17 +0000592#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang5d97fe22013-08-16 15:16:16 +0800593#endif
594#define CONFIG_ENV_IS_IN_NAND
595#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockaf253602012-05-18 06:04:17 +0000596#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000597#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockaf253602012-05-18 06:04:17 +0000598#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
599#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
600#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000601#else
602#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockaf253602012-05-18 06:04:17 +0000603#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Matthew McClintockaf253602012-05-18 06:04:17 +0000604#define CONFIG_ENV_SIZE 0x2000
605#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
606#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500607
608#define CONFIG_LOADS_ECHO
609#define CONFIG_SYS_LOADS_BAUD_CHANGE
610
611/*
612 * Command line configuration.
613 */
Kumar Gala79ee3442010-06-09 22:59:41 -0500614#define CONFIG_CMD_ERRATA
Timur Tabic59e1b42010-06-14 15:28:24 -0500615#define CONFIG_CMD_IRQ
Matthew McClintockb8339e22010-12-17 17:26:41 -0600616#define CONFIG_CMD_REGINFO
Timur Tabic59e1b42010-06-14 15:28:24 -0500617
618#ifdef CONFIG_PCI
619#define CONFIG_CMD_PCI
Timur Tabic59e1b42010-06-14 15:28:24 -0500620#endif
621
622/*
623 * USB
624 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000625#define CONFIG_HAS_FSL_DR_USB
626#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabic59e1b42010-06-14 15:28:24 -0500627#define CONFIG_USB_EHCI
628
629#ifdef CONFIG_USB_EHCI
Timur Tabic59e1b42010-06-14 15:28:24 -0500630#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
631#define CONFIG_USB_EHCI_FSL
Timur Tabic59e1b42010-06-14 15:28:24 -0500632#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000633#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500634
635/*
636 * Miscellaneous configurable options
637 */
638#define CONFIG_SYS_LONGHELP /* undef to save memory */
639#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500640#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabic59e1b42010-06-14 15:28:24 -0500641#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabic59e1b42010-06-14 15:28:24 -0500642#ifdef CONFIG_CMD_KGDB
643#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
644#else
645#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
646#endif
647/* Print Buffer Size */
648#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
649#define CONFIG_SYS_MAXARGS 16
650#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabic59e1b42010-06-14 15:28:24 -0500651
652/*
653 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500654 * have to be in the first 64 MB of memory, since this is
Timur Tabic59e1b42010-06-14 15:28:24 -0500655 * the maximum mapped by the Linux kernel during initialization.
656 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500657#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
658#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabic59e1b42010-06-14 15:28:24 -0500659
Timur Tabic59e1b42010-06-14 15:28:24 -0500660#ifdef CONFIG_CMD_KGDB
661#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabic59e1b42010-06-14 15:28:24 -0500662#endif
663
664/*
665 * Environment Configuration
666 */
667
668#define CONFIG_HOSTNAME p1022ds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000669#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000670#define CONFIG_BOOTFILE "uImage"
Timur Tabic59e1b42010-06-14 15:28:24 -0500671#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
672
673#define CONFIG_LOADADDR 1000000
674
Timur Tabic59e1b42010-06-14 15:28:24 -0500675
676#define CONFIG_BAUDRATE 115200
677
Timur Tabi84e34b62012-05-04 12:21:29 +0000678#define CONFIG_EXTRA_ENV_SETTINGS \
679 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200680 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
681 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi84e34b62012-05-04 12:21:29 +0000682 "tftpflash=tftpboot $loadaddr $uboot && " \
683 "protect off $ubootaddr +$filesize && " \
684 "erase $ubootaddr +$filesize && " \
685 "cp.b $loadaddr $ubootaddr $filesize && " \
686 "protect on $ubootaddr +$filesize && " \
687 "cmp.b $loadaddr $ubootaddr $filesize\0" \
688 "consoledev=ttyS0\0" \
689 "ramdiskaddr=2000000\0" \
690 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500691 "fdtaddr=1e00000\0" \
Timur Tabi84e34b62012-05-04 12:21:29 +0000692 "fdtfile=p1022ds.dtb\0" \
693 "bdev=sda3\0" \
Timur Tabiba8e76b2011-04-11 14:18:22 -0500694 "hwconfig=esdhc;audclk:12\0"
Timur Tabic59e1b42010-06-14 15:28:24 -0500695
696#define CONFIG_HDBOOT \
697 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000698 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500699 "tftp $loadaddr $bootfile;" \
700 "tftp $fdtaddr $fdtfile;" \
701 "bootm $loadaddr - $fdtaddr"
702
703#define CONFIG_NFSBOOTCOMMAND \
704 "setenv bootargs root=/dev/nfs rw " \
705 "nfsroot=$serverip:$rootpath " \
706 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000707 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_RAMBOOTCOMMAND \
713 "setenv bootargs root=/dev/ram rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000714 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500715 "tftp $ramdiskaddr $ramdiskfile;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr $ramdiskaddr $fdtaddr"
719
720#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
721
722#endif