blob: d6e44773d4f7f92363327e6ce8feb91875728ea0 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
wdenk04a85b32004-04-15 18:22:41 +000010 * (C) Copyright 2003-2004 Arabella Software Ltd.
wdenkcceb8712003-06-23 18:12:28 +000011 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2535d602003-07-17 23:16:40 +000012 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
wdenkef5a9672003-12-07 00:46:27 +000013 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
wdenk04a85b32004-04-15 18:22:41 +000014 * Ported to MPC8272ADS board.
wdenkcceb8712003-06-23 18:12:28 +000015 *
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020016 * Copyright (c) 2005 MontaVista Software, Inc.
Wolfgang Denk1972dc02005-09-25 16:27:55 +020017 * Vitaly Bordug <vbordug@ru.mvista.com>
18 * Added support for PCI bridge on MPC8272ADS
19 *
wdenke2211742002-11-02 23:30:20 +000020 * See file CREDITS for list of people who contributed to this
21 * project.
22 *
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License as
25 * published by the Free Software Foundation; either version 2 of
26 * the License, or (at your option) any later version.
27 *
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
32 *
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 * MA 02111-1307 USA
37 */
38
wdenke2211742002-11-02 23:30:20 +000039#ifndef __CONFIG_H
40#define __CONFIG_H
41
42/*
43 * High Level Configuration Options
44 * (easy to change)
45 */
46
wdenk04a85b32004-04-15 18:22:41 +000047#define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
wdenke2211742002-11-02 23:30:20 +000048
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050049#define CONFIG_CPM2 1 /* Has a CPM2 */
50
wdenk901787d2005-04-03 23:22:21 +000051/*
52 * Figure out if we are booting low via flash HRCW or high via the BCSR.
53 */
54#if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055# define CONFIG_SYS_LOWBOOT 1
wdenk901787d2005-04-03 23:22:21 +000056#endif
57
wdenk2535d602003-07-17 23:16:40 +000058/* ADS flavours */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_8260ADS 1 /* MPC8260ADS */
60#define CONFIG_SYS_8266ADS 2 /* MPC8266ADS */
61#define CONFIG_SYS_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
62#define CONFIG_SYS_8272ADS 4 /* MPC8272ADS */
wdenk2535d602003-07-17 23:16:40 +000063
64#ifndef CONFIG_ADSTYPE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_ADSTYPE CONFIG_SYS_8260ADS
wdenk2535d602003-07-17 23:16:40 +000066#endif /* CONFIG_ADSTYPE */
67
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
wdenk04a85b32004-04-15 18:22:41 +000069#define CONFIG_MPC8272 1
Scott Wood8701ece2009-04-03 15:26:45 -050070#elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
71/*
72 * Actually MPC8275, but the code is littered with ifdefs that
73 * apply to both, or which use this ifdef to assume board-specific
74 * details. :-(
75 */
76#define CONFIG_MPC8272 1
wdenk04a85b32004-04-15 18:22:41 +000077#else
78#define CONFIG_MPC8260 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk04a85b32004-04-15 18:22:41 +000080
wdenkc837dcb2004-01-20 23:12:12 +000081#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenke2211742002-11-02 23:30:20 +000082
83/* allow serial and ethaddr to be overwritten */
84#define CONFIG_ENV_OVERWRITE
85
86/*
87 * select serial console configuration
88 *
89 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
90 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
91 * for SCC).
92 *
93 * if CONFIG_CONS_NONE is defined, then the serial console routines must
94 * defined elsewhere (for example, on the cogent platform, there are serial
95 * ports on the motherboard which are used for the serial console - see
96 * cogent/cma101/serial.[ch]).
97 */
98#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
99#define CONFIG_CONS_ON_SCC /* define if console on SCC */
100#undef CONFIG_CONS_NONE /* define if console on something else */
101#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
102
103/*
104 * select ethernet configuration
105 *
106 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
107 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
108 * for FCC)
109 *
110 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500111 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenke2211742002-11-02 23:30:20 +0000112 */
113#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
114#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
115#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk48b42612003-06-19 23:01:32 +0000116
117#ifdef CONFIG_ETHER_ON_FCC
118
119#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
wdenke2211742002-11-02 23:30:20 +0000120
wdenk04a85b32004-04-15 18:22:41 +0000121#if CONFIG_ETHER_INDEX == 1
122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123# define CONFIG_SYS_PHY_ADDR 0
124# define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
125# define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
wdenk04a85b32004-04-15 18:22:41 +0000126
127#elif CONFIG_ETHER_INDEX == 2
128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
130# define CONFIG_SYS_PHY_ADDR 3
131# define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
wdenk04a85b32004-04-15 18:22:41 +0000132#else /* RxCLK is CLK13, TxCLK is CLK14 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133# define CONFIG_SYS_PHY_ADDR 0
134# define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
135#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk04a85b32004-04-15 18:22:41 +0000136
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137# define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
wdenke2211742002-11-02 23:30:20 +0000138
139#endif /* CONFIG_ETHER_INDEX */
140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
142#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
wdenk04a85b32004-04-15 18:22:41 +0000143
wdenk48b42612003-06-19 23:01:32 +0000144#define CONFIG_MII /* MII PHY management */
145#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
146/*
147 * GPIO pins used for bit-banged MII communications
148 */
149#define MDIO_PORT 2 /* Port C */
wdenk48b42612003-06-19 23:01:32 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
152#define CONFIG_SYS_MDIO_PIN 0x00002000 /* PC18 */
153#define CONFIG_SYS_MDC_PIN 0x00001000 /* PC19 */
wdenk04a85b32004-04-15 18:22:41 +0000154#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_MDIO_PIN 0x00400000 /* PC9 */
156#define CONFIG_SYS_MDC_PIN 0x00200000 /* PC10 */
157#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk48b42612003-06-19 23:01:32 +0000158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
160#define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
161#define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
wdenk04a85b32004-04-15 18:22:41 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
164 else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
wdenk04a85b32004-04-15 18:22:41 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
167 else iop->pdat &= ~CONFIG_SYS_MDC_PIN
wdenk48b42612003-06-19 23:01:32 +0000168
169#define MIIDELAY udelay(1)
170
171#endif /* CONFIG_ETHER_ON_FCC */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
wdenk04a85b32004-04-15 18:22:41 +0000174#undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
wdenk2535d602003-07-17 23:16:40 +0000175#else
wdenke2211742002-11-02 23:30:20 +0000176#define CONFIG_HARD_I2C 1 /* To enable I2C support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
178#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenke2211742002-11-02 23:30:20 +0000179
wdenkdb2f721f2003-03-06 00:58:30 +0000180#if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200181#define CONFIG_SPD_ADDR 0x50
wdenkdb2f721f2003-03-06 00:58:30 +0000182#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000184
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200185/*PCI*/
Scott Wood8701ece2009-04-03 15:26:45 -0500186#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200187#define CONFIG_PCI
188#define CONFIG_PCI_PNP
189#define CONFIG_PCI_BOOTDELAY 0
190#define CONFIG_PCI_SCAN_SHOW
191#endif
192
wdenkdb2f721f2003-03-06 00:58:30 +0000193#ifndef CONFIG_SDRAM_PBI
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200194#define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
wdenkdb2f721f2003-03-06 00:58:30 +0000195#endif
196
197#ifndef CONFIG_8260_CLKIN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
wdenk2535d602003-07-17 23:16:40 +0000199#define CONFIG_8260_CLKIN 100000000 /* in Hz */
200#else
wdenkef5a9672003-12-07 00:46:27 +0000201#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkdb2f721f2003-03-06 00:58:30 +0000202#endif
wdenk2535d602003-07-17 23:16:40 +0000203#endif
204
wdenke1599e82004-10-10 23:27:33 +0000205#define CONFIG_BAUDRATE 115200
wdenke2211742002-11-02 23:30:20 +0000206
Matvejchikov Ilya0e6989b2008-07-06 13:57:00 +0400207#define CONFIG_OF_LIBFDT 1
208#define CONFIG_OF_BOARD_SETUP 1
209#if defined(CONFIG_OF_LIBFDT)
210#define OF_CPU "cpu@0"
211#define OF_TBCLK (bd->bi_busfreq / 4)
212#endif
213
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500214/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500215 * BOOTP options
216 */
217#define CONFIG_BOOTP_BOOTFILESIZE
218#define CONFIG_BOOTP_BOOTPATH
219#define CONFIG_BOOTP_GATEWAY
220#define CONFIG_BOOTP_HOSTNAME
221
222
223/*
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500224 * Command line configuration.
225 */
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200226#include <config_cmd_default.h>
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500227
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200228#define CONFIG_CMD_ASKENV
229#define CONFIG_CMD_CACHE
230#define CONFIG_CMD_CDP
231#define CONFIG_CMD_DHCP
232#define CONFIG_CMD_DIAG
233#define CONFIG_CMD_I2C
234#define CONFIG_CMD_IMMAP
235#define CONFIG_CMD_IRQ
236#define CONFIG_CMD_JFFS2
237#define CONFIG_CMD_MII
238#define CONFIG_CMD_PCI
239#define CONFIG_CMD_PING
240#define CONFIG_CMD_PORTIO
241#define CONFIG_CMD_REGINFO
242#define CONFIG_CMD_SAVES
243#define CONFIG_CMD_SDRAM
244
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500245#undef CONFIG_CMD_XIMG
wdenk2535d602003-07-17 23:16:40 +0000246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500248 #undef CONFIG_CMD_SDRAM
249 #undef CONFIG_CMD_I2C
250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#elif CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500252 #undef CONFIG_CMD_SDRAM
253 #undef CONFIG_CMD_I2C
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500254
wdenk2535d602003-07-17 23:16:40 +0000255#else
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500256 #undef CONFIG_CMD_PCI
257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000259
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500260
wdenk04a85b32004-04-15 18:22:41 +0000261#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
262#define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
263#define CONFIG_BOOTARGS "root=/dev/mtdblock2"
wdenke2211742002-11-02 23:30:20 +0000264
Jon Loeliger8353e132007-07-08 14:14:17 -0500265#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000266#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
267#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
268#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
269#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
270#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
271#endif
272
wdenkef5a9672003-12-07 00:46:27 +0000273#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200274#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenke2211742002-11-02 23:30:20 +0000275
276/*
277 * Miscellaneous configurable options
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_HUSH_PARSER
280#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
281#define CONFIG_SYS_LONGHELP /* undef to save memory */
282#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8353e132007-07-08 14:14:17 -0500283#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000285#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000287#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
289#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
290#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
293#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenke2211742002-11-02 23:30:20 +0000294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenke2211742002-11-02 23:30:20 +0000298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenke2211742002-11-02 23:30:20 +0000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_FLASH_BASE 0xff800000
302#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
303#define CONFIG_SYS_MAX_FLASH_SECT 32 /* max num of sects on one chip */
304#define CONFIG_SYS_FLASH_SIZE 8
305#define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
306#define CONFIG_SYS_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
307#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
308#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
309#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenk8564acf2003-07-14 22:13:32 +0000310
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200311/*
312 * JFFS2 partitions
313 *
314 * Note: fake mtd_id used, no linux mtd map file
315 */
316#define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
317#define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
wdenke2211742002-11-02 23:30:20 +0000319
320/* this is stuff came out of the Motorola docs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#ifndef CONFIG_SYS_LOWBOOT
322#define CONFIG_SYS_DEFAULT_IMMR 0x0F010000
wdenk901787d2005-04-03 23:22:21 +0000323#endif
wdenke2211742002-11-02 23:30:20 +0000324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_IMMR 0xF0000000
326#define CONFIG_SYS_BCSR 0xF4500000
Scott Wood8701ece2009-04-03 15:26:45 -0500327#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_PCI_INT 0xF8200000
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200329#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_SDRAM_BASE 0x00000000
331#define CONFIG_SYS_LSDRAM_BASE 0xFD000000
wdenke2211742002-11-02 23:30:20 +0000332
333#define RS232EN_1 0x02000002
334#define RS232EN_2 0x01000001
wdenk2535d602003-07-17 23:16:40 +0000335#define FETHIEN1 0x08000008
336#define FETH1_RST 0x04000004
wdenk04a85b32004-04-15 18:22:41 +0000337#define FETHIEN2 0x10000000
wdenk2535d602003-07-17 23:16:40 +0000338#define FETH2_RST 0x08000000
wdenk326428c2003-08-31 18:37:54 +0000339#define BCSR_PCI_MODE 0x01000000
wdenke2211742002-11-02 23:30:20 +0000340
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
342#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
343#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
344#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
345#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke2211742002-11-02 23:30:20 +0000346
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#ifdef CONFIG_SYS_LOWBOOT
wdenk901787d2005-04-03 23:22:21 +0000348/* PQ2FADS flash HRCW = 0x0EB4B645 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
wdenk901787d2005-04-03 23:22:21 +0000350 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
351 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
352 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
353 )
354#else
355/* PQ2FADS BCSR HRCW = 0x0CB23645 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
wdenke2211742002-11-02 23:30:20 +0000357 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
358 ( HRCW_BMS | HRCW_APPC10 ) |\
359 ( HRCW_MODCK_H0101 ) \
360 )
wdenk901787d2005-04-03 23:22:21 +0000361#endif
wdenke2211742002-11-02 23:30:20 +0000362/* no slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_HRCW_SLAVE1 0
364#define CONFIG_SYS_HRCW_SLAVE2 0
365#define CONFIG_SYS_HRCW_SLAVE3 0
366#define CONFIG_SYS_HRCW_SLAVE4 0
367#define CONFIG_SYS_HRCW_SLAVE5 0
368#define CONFIG_SYS_HRCW_SLAVE6 0
369#define CONFIG_SYS_HRCW_SLAVE7 0
wdenke2211742002-11-02 23:30:20 +0000370
371#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
372#define BOOTFLAG_WARM 0x02 /* Software reboot */
373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
375#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
376# define CONFIG_SYS_RAMBOOT
wdenke2211742002-11-02 23:30:20 +0000377#endif
378
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
380#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke2211742002-11-02 23:30:20 +0000381
wdenkef5a9672003-12-07 00:46:27 +0000382#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
wdenkef5a9672003-12-07 00:46:27 +0000384#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
wdenkef5a9672003-12-07 00:46:27 +0000386#endif /* CONFIG_BZIP2 */
387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200389# define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200390# define CONFIG_ENV_SECT_SIZE 0x40000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
wdenke2211742002-11-02 23:30:20 +0000392#else
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200393# define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200395# define CONFIG_ENV_SIZE 0x200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#endif /* CONFIG_SYS_RAMBOOT */
wdenke2211742002-11-02 23:30:20 +0000397
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500399#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenke2211742002-11-02 23:30:20 +0000401#endif
402
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_HID0_INIT 0
404#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
wdenke2211742002-11-02 23:30:20 +0000405
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_HID2 0
wdenke2211742002-11-02 23:30:20 +0000407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_SYPCR 0xFFFFFFC3
409#define CONFIG_SYS_BCR 0x100C0000
410#define CONFIG_SYS_SIUMCR 0x0A200000
411#define CONFIG_SYS_SCCR SCCR_DFBRG01
412#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
413#define CONFIG_SYS_OR0_PRELIM 0xFF800876
414#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00001801)
415#define CONFIG_SYS_OR1_PRELIM 0xFFFF8010
wdenke2211742002-11-02 23:30:20 +0000416
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200417/*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
418
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
420#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
421#define CONFIG_SYS_OR3_PRELIM 0xFFFF8010
Scott Wood8701ece2009-04-03 15:26:45 -0500422#elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
423#define CONFIG_SYS_BR8_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
424#define CONFIG_SYS_OR8_PRELIM 0xFFFF8010
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200425#endif
426
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_RMR RMR_CSRE
428#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
429#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
430#define CONFIG_SYS_RCCR 0
wdenk2535d602003-07-17 23:16:40 +0000431
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#if (CONFIG_ADSTYPE == CONFIG_SYS_8266ADS) || (CONFIG_ADSTYPE == CONFIG_SYS_8272ADS)
433#undef CONFIG_SYS_LSDRAM_BASE /* No local bus SDRAM on these boards */
434#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8266ADS */
wdenk326428c2003-08-31 18:37:54 +0000435
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
437#define CONFIG_SYS_OR2 0xFE002EC0
438#define CONFIG_SYS_PSDMR 0x824B36A3
439#define CONFIG_SYS_PSRT 0x13
440#define CONFIG_SYS_LSDMR 0x828737A3
441#define CONFIG_SYS_LSRT 0x13
442#define CONFIG_SYS_MPTPR 0x2800
443#elif CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
444#define CONFIG_SYS_OR2 0xFC002CC0
445#define CONFIG_SYS_PSDMR 0x834E24A3
446#define CONFIG_SYS_PSRT 0x13
447#define CONFIG_SYS_MPTPR 0x2800
wdenk2535d602003-07-17 23:16:40 +0000448#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_OR2 0xFF000CA0
450#define CONFIG_SYS_PSDMR 0x016EB452
451#define CONFIG_SYS_PSRT 0x21
452#define CONFIG_SYS_LSDMR 0x0086A522
453#define CONFIG_SYS_LSRT 0x21
454#define CONFIG_SYS_MPTPR 0x1900
455#endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000456
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_RESET_ADDRESS 0x04400000
wdenke2211742002-11-02 23:30:20 +0000458
Scott Wood8701ece2009-04-03 15:26:45 -0500459#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200460
461/* PCI Memory map (if different from default map */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE /* Local base */
463#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
464#define CONFIG_SYS_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200465 PICMR_PREFETCH_EN)
466
467/*
468 * These are the windows that allow the CPU to access PCI address space.
469 * All three PCI master windows, which allow the CPU to access PCI
470 * prefetch, non prefetch, and IO space (see below), must all fit within
471 * these windows.
472 */
473
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200474/*
475 * Master window that allows the CPU to access PCI Memory (prefetch).
476 * This window will be setup with the second set of Outbound ATU registers
477 * in the bridge.
478 */
479
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200480#define CONFIG_SYS_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
481#define CONFIG_SYS_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
482#define CONFIG_SYS_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
483#define CONFIG_SYS_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
484#define CONFIG_SYS_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200485
486/*
487 * Master window that allows the CPU to access PCI Memory (non-prefetch).
488 * This window will be setup with the second set of Outbound ATU registers
489 * in the bridge.
490 */
491
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
493#define CONFIG_SYS_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
494#define CONFIG_SYS_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
495#define CONFIG_SYS_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
496#define CONFIG_SYS_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200497
498/*
499 * Master window that allows the CPU to access PCI IO space.
500 * This window will be setup with the first set of Outbound ATU registers
501 * in the bridge.
502 */
503
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200504#define CONFIG_SYS_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
505#define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
506#define CONFIG_SYS_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
507#define CONFIG_SYS_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
508#define CONFIG_SYS_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200509
510
511/* PCIBR0 - for PCI IO*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200512#define CONFIG_SYS_PCI_MSTR0_LOCAL CONFIG_SYS_PCI_MSTR_IO_LOCAL /* Local base */
513#define CONFIG_SYS_PCIMSK0_MASK ~(CONFIG_SYS_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200514/* PCIBR1 - prefetch and non-prefetch regions joined together */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200515#define CONFIG_SYS_PCI_MSTR1_LOCAL CONFIG_SYS_PCI_MSTR_MEM_LOCAL
516#define CONFIG_SYS_PCIMSK1_MASK ~(CONFIG_SYS_PCI_MSTR_MEM_SIZE + CONFIG_SYS_PCI_MSTR_MEMIO_SIZE - 1U)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200517
518#endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
519
Scott Wood42f9ebf2009-04-03 15:24:40 -0500520#define CONFIG_HAS_ETH0
521
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200522#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200523#define CONFIG_HAS_ETH1
Wolfgang Denkc2d0ab42005-09-26 00:53:02 +0200524#endif
525
wdenke2211742002-11-02 23:30:20 +0000526#endif /* __CONFIG_H */