blob: 8e0056aebb0a4dfedca1972684bbee892df89247 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiew8ae158c2007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020026#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
27
TsiChungLiew8ae158c2007-08-16 15:05:11 -050028#undef CONFIG_WATCHDOG
29
30#define CONFIG_TIMESTAMP /* Print image info with timestamp */
31
32/*
33 * BOOTP options
34 */
35#define CONFIG_BOOTP_BOOTFILESIZE
36#define CONFIG_BOOTP_BOOTPATH
37#define CONFIG_BOOTP_GATEWAY
38#define CONFIG_BOOTP_HOSTNAME
39
TsiChungLiew8ae158c2007-08-16 15:05:11 -050040/* Network configuration */
41#define CONFIG_MCFFEC
42#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050044# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# define CONFIG_SYS_DISCOVER_PHY
46# define CONFIG_SYS_RX_ETH_BUFFER 8
47# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049# define CONFIG_SYS_FEC0_PINMUX 0
50# define CONFIG_SYS_FEC1_PINMUX 0
51# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
52# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050053# define MCFFEC_TOUT_LOOP 50000
54# define CONFIG_HAS_ETH1
55
TsiChungLiew8ae158c2007-08-16 15:05:11 -050056# define CONFIG_ETHPRIME "FEC0"
57# define CONFIG_IPADDR 192.162.1.2
58# define CONFIG_NETMASK 255.255.255.0
59# define CONFIG_SERVERIP 192.162.1.1
60# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
63# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050064# define FECDUPLEX FULL
65# define FECSPEED _100BASET
66# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
68# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050069# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050071#endif
72
73#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050075/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050077#define CONFIG_EXTRA_ENV_SETTINGS \
78 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020079 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050080 "loadaddr=0x40010000\0" \
81 "sbfhdr=sbfhdr.bin\0" \
82 "uboot=u-boot.bin\0" \
83 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020084 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050085 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080086 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050087 "sf erase 0 30000;" \
88 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050089 "save\0" \
90 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050091#else
92/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#ifdef CONFIG_SYS_ATMEL_BOOT
94# define CONFIG_SYS_UBOOT_END 0x0403FFFF
95#elif defined(CONFIG_SYS_INTEL_BOOT)
96# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050097#endif
98#define CONFIG_EXTRA_ENV_SETTINGS \
99 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200100 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500101 "loadaddr=0x40010000\0" \
102 "uboot=u-boot.bin\0" \
103 "load=tftp ${loadaddr} ${uboot}\0" \
104 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200105 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
106 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
107 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
108 __stringify(CONFIG_SYS_UBOOT_END) ";" \
109 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500110 " ${filesize}; save\0" \
111 ""
112#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500113
114/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500115#define CONFIG_IDE_RESET 1
116#define CONFIG_IDE_PREINIT 1
117#define CONFIG_ATAPI
118#undef CONFIG_LBA48
119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_IDE_MAXBUS 1
121#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
124#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
127#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
128#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
129#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500130
131/* Realtime clock */
132#define CONFIG_MCFRTC
133#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500135
136/* Timer */
137#define CONFIG_MCFTMR
138#undef CONFIG_MCFPIT
139
140/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200141#define CONFIG_SYS_I2C
142#define CONFIG_SYS_I2C_FSL
143#define CONFIG_SYS_FSL_I2C_SPEED 80000
144#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800145#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500147
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500148/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000149#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500150#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500151#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500153#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500154
TsiChung Liewee0a8462009-06-30 14:18:29 +0000155# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
156 DSPI_CTAR_PCSSCK_1CLK | \
157 DSPI_CTAR_PASC(0) | \
158 DSPI_CTAR_PDT(0) | \
159 DSPI_CTAR_CSSCK(0) | \
160 DSPI_CTAR_ASC(0) | \
161 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500162#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500163
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500164/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500165#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500166#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
171#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
172#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
175#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
176#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
179#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
180#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500181#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500182
183/* FPGA - Spartan 2 */
184/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200185#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500186#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_FPGA_PROG_FEEDBACK
188#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500189*/
190
191/* Input, PCI, Flexbus, and VCO */
192#define CONFIG_EXTRA_CLOCK
193
TsiChung Liew9f751552008-07-23 20:38:53 -0500194#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500197
198#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500200#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500202#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
204#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
205#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500210
211/*
212 * Low Level Configuration Settings
213 * (address mappings, register initial values, etc.)
214 * You should know what you are doing if you make changes here.
215 */
216
217/*-----------------------------------------------------------------------
218 * Definitions for initial stack pointer and data area (in DPRAM)
219 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200221#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200223#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200225#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500226
227/*-----------------------------------------------------------------------
228 * Start addresses for the final memory configuration
229 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500231 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_SDRAM_BASE 0x40000000
233#define CONFIG_SYS_SDRAM_BASE1 0x48000000
234#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
235#define CONFIG_SYS_SDRAM_CFG1 0x65311610
236#define CONFIG_SYS_SDRAM_CFG2 0x59670000
237#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
238#define CONFIG_SYS_SDRAM_EMOD 0x40010000
239#define CONFIG_SYS_SDRAM_MODE 0x00010033
240#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
243#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500244
TsiChung Liew9f751552008-07-23 20:38:53 -0500245#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800246# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200247# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500248#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500250#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
252#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800253
254/* Reserve 256 kB for malloc() */
255#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500256
257/*
258 * For booting Linux, the board info and command line data
259 * have to be in the first 8 MB of memory, since this is
260 * the maximum mapped by the Linux kernel during initialization ??
261 */
262/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500264
TsiChung Liew9f751552008-07-23 20:38:53 -0500265/*
266 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800267 * Environment is not embedded in u-boot. First time runing may have env
268 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500269 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500270#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200271# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500272#endif
273#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500274
275/*-----------------------------------------------------------------------
276 * FLASH organization
277 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000279# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
280# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200281# define CONFIG_ENV_OFFSET 0x30000
282# define CONFIG_ENV_SIZE 0x2000
283# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500284#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#ifdef CONFIG_SYS_ATMEL_BOOT
286# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
287# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
288# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800289# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
290# define CONFIG_ENV_SIZE 0x2000
291# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500292#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#ifdef CONFIG_SYS_INTEL_BOOT
294# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
295# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
296# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
297# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200298# define CONFIG_ENV_SIZE 0x2000
299# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500300#endif
301
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_FLASH_CFI
303#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500304
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200305# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000306# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
308# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
309# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
310# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
311# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
312# define CONFIG_SYS_FLASH_CHECKSUM
313# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500314# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500315
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500316#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317# define CONFIG_SYS_ATMEL_REGION 4
318# define CONFIG_SYS_ATMEL_TOTALSECT 11
319# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
320# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500321#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500322#endif
323
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500324/*
325 * This is setting for JFFS2 support in u-boot.
326 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
327 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500328#ifdef CONFIG_CMD_JFFS2
329#ifdef CF_STMICRO_BOOT
330# define CONFIG_JFFS2_DEV "nor1"
331# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500333#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500335# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500336# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500338#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500340# define CONFIG_JFFS2_DEV "nor0"
341# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500343#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500344#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500345
346/*-----------------------------------------------------------------------
347 * Cache Configuration
348 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500350
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600351#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200352 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600353#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200354 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600355#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
356#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
357#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
358 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
359 CF_ACR_EN | CF_ACR_SM_ALL)
360#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
361 CF_CACR_ICINVA | CF_CACR_EUSP)
362#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
363 CF_CACR_DEC | CF_CACR_DDCM_P | \
364 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
365
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500366/*-----------------------------------------------------------------------
367 * Memory bank definitions
368 */
369/*
370 * CS0 - NOR Flash 1, 2, 4, or 8MB
371 * CS1 - CompactFlash and registers
372 * CS2 - CPLD
373 * CS3 - FPGA
374 * CS4 - Available
375 * CS5 - Available
376 */
377
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500379 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_CS0_BASE 0x04000000
381#define CONFIG_SYS_CS0_MASK 0x00070001
382#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500383/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_CS1_BASE 0x00000000
385#define CONFIG_SYS_CS1_MASK 0x01FF0001
386#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500389#else
390/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_CS0_BASE 0x00000000
392#define CONFIG_SYS_CS0_MASK 0x01FF0001
393#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500394 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_CS1_BASE 0x04000000
396#define CONFIG_SYS_CS1_MASK 0x00070001
397#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500398
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500400#endif
401
402/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_CS2_BASE 0x08000000
404#define CONFIG_SYS_CS2_MASK 0x00070001
405#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500406
407/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_CS3_BASE 0x09000000
409#define CONFIG_SYS_CS3_MASK 0x00070001
410#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500411
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500412#endif /* _M54455EVB_H */