Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * BSC9132 QDS board configuration file |
| 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 13 | #ifdef CONFIG_SDCARD |
| 14 | #define CONFIG_RAMBOOT_SDCARD |
| 15 | #define CONFIG_SYS_RAMBOOT |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 16 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 17 | #endif |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 18 | #ifdef CONFIG_SPIFLASH |
| 19 | #define CONFIG_RAMBOOT_SPIFLASH |
| 20 | #define CONFIG_SYS_RAMBOOT |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 21 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 22 | #endif |
Aneesh Bansal | bea3cbb | 2014-03-12 22:00:18 +0530 | [diff] [blame] | 23 | #ifdef CONFIG_NAND_SECBOOT |
| 24 | #define CONFIG_RAMBOOT_NAND |
| 25 | #define CONFIG_SYS_RAMBOOT |
Aneesh Bansal | bea3cbb | 2014-03-12 22:00:18 +0530 | [diff] [blame] | 26 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
| 27 | #endif |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 28 | |
Miquel Raynal | 88718be | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 29 | #ifdef CONFIG_MTD_RAW_NAND |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 30 | #define CONFIG_SPL_INIT_MINIMAL |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 31 | #define CONFIG_SPL_FLUSH_IMAGE |
| 32 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
| 33 | |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 34 | #define CONFIG_SPL_MAX_SIZE 8192 |
| 35 | #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 |
| 36 | #define CONFIG_SPL_RELOC_STACK 0x00100000 |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 37 | #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 38 | #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) |
| 39 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 |
| 40 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 41 | #endif |
| 42 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 43 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 44 | #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc |
| 45 | #endif |
| 46 | |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 47 | #ifdef CONFIG_SPL_BUILD |
| 48 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 49 | #else |
| 50 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 51 | #endif |
| 52 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 53 | /* High Level Configuration Options */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 54 | #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ |
| 55 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 56 | #if defined(CONFIG_PCI) |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 57 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 58 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 59 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 60 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 61 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 62 | /* |
| 63 | * PCI Windows |
| 64 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 65 | */ |
| 66 | /* controller 1, Slot 1, tgtid 1, Base address a000 */ |
| 67 | #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" |
| 68 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 |
| 69 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 |
| 70 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 |
| 71 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ |
| 72 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 |
| 73 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 74 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 75 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 |
| 76 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 77 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 78 | #endif |
| 79 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 80 | #define CONFIG_ENV_OVERWRITE |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 81 | |
| 82 | #if defined(CONFIG_SYS_CLK_100_DDR_100) |
| 83 | #define CONFIG_SYS_CLK_FREQ 100000000 |
| 84 | #define CONFIG_DDR_CLK_FREQ 100000000 |
| 85 | #elif defined(CONFIG_SYS_CLK_100_DDR_133) |
| 86 | #define CONFIG_SYS_CLK_FREQ 100000000 |
| 87 | #define CONFIG_DDR_CLK_FREQ 133000000 |
| 88 | #endif |
| 89 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 90 | #define CONFIG_HWCONFIG |
| 91 | /* |
| 92 | * These can be toggled for performance analysis, otherwise use default. |
| 93 | */ |
| 94 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 95 | #define CONFIG_BTB /* enable branch predition */ |
| 96 | |
| 97 | #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ |
| 98 | #define CONFIG_SYS_MEMTEST_END 0x01ffffff |
| 99 | |
| 100 | /* DDR Setup */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 101 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 102 | #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ |
| 103 | #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 104 | |
| 105 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 106 | |
| 107 | #define CONFIG_SYS_SDRAM_SIZE (1024) |
| 108 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 109 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 110 | |
| 111 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 112 | |
| 113 | /* DDR3 Controller Settings */ |
| 114 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
| 115 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F |
| 116 | #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 |
| 117 | #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 |
| 118 | #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 |
| 119 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 120 | #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 |
| 121 | #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 |
| 122 | #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 |
| 123 | #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F |
| 124 | |
| 125 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 |
| 126 | #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 |
| 127 | #define CONFIG_SYS_DDR_RCW_1 0x00000000 |
| 128 | #define CONFIG_SYS_DDR_RCW_2 0x00000000 |
| 129 | #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 |
| 130 | #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 |
| 131 | #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 |
| 132 | #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 |
| 133 | |
| 134 | #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 |
| 135 | #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 |
| 136 | #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 |
| 137 | #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 |
| 138 | |
| 139 | #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 |
| 140 | #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 |
| 141 | #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 |
| 142 | #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF |
| 143 | #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 |
| 144 | #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 |
| 145 | #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 |
| 146 | #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 |
| 147 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 |
| 148 | |
| 149 | #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 |
| 150 | #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 |
| 151 | #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 |
| 152 | #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 |
| 153 | #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 |
| 154 | #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 |
| 155 | #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 |
| 156 | #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 |
| 157 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 |
| 158 | |
| 159 | /*FIXME: the following params are constant w.r.t diff freq |
| 160 | combinations. this should be removed later |
| 161 | */ |
| 162 | #if CONFIG_DDR_CLK_FREQ == 100000000 |
| 163 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 |
| 164 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 |
| 165 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 |
| 166 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 |
| 167 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 |
| 168 | #elif CONFIG_DDR_CLK_FREQ == 133000000 |
| 169 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 |
| 170 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 |
| 171 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 |
| 172 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 |
| 173 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 |
| 174 | #else |
| 175 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 |
| 176 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 |
| 177 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 |
| 178 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 |
| 179 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 |
| 180 | #endif |
| 181 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 182 | /* relocated CCSRBAR */ |
| 183 | #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT |
| 184 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT |
| 185 | |
| 186 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR |
| 187 | |
Priyanka Jain | 64501c6 | 2013-07-02 09:21:04 +0530 | [diff] [blame] | 188 | /* DSP CCSRBAR */ |
| 189 | #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT |
| 190 | #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT |
| 191 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 192 | /* |
| 193 | * IFC Definitions |
| 194 | */ |
| 195 | /* NOR Flash on IFC */ |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 196 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 197 | #define CONFIG_SYS_FLASH_BASE 0x88000000 |
| 198 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ |
| 199 | |
| 200 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 201 | |
| 202 | #define CONFIG_SYS_NOR_CSPR 0x88000101 |
| 203 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
| 204 | #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) |
| 205 | /* NOR Flash Timing Params */ |
| 206 | |
| 207 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ |
| 208 | | FTIM0_NOR_TEADC(0x03) \ |
| 209 | | FTIM0_NOR_TAVDS(0x00) \ |
| 210 | | FTIM0_NOR_TEAHC(0x0f)) |
| 211 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ |
| 212 | | FTIM1_NOR_TRAD_NOR(0x09) \ |
| 213 | | FTIM1_NOR_TSEQRAD_NOR(0x09)) |
| 214 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ |
| 215 | | FTIM2_NOR_TCH(0x4) \ |
| 216 | | FTIM2_NOR_TWPH(0x7) \ |
| 217 | | FTIM2_NOR_TWP(0x1e)) |
| 218 | #define CONFIG_SYS_NOR_FTIM3 0x0 |
| 219 | |
| 220 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
| 221 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 222 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 223 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 224 | |
| 225 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 226 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 227 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 228 | |
| 229 | /* CFI for NOR Flash */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 230 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 231 | |
| 232 | /* NAND Flash on IFC */ |
| 233 | #define CONFIG_SYS_NAND_BASE 0xff800000 |
| 234 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 235 | |
| 236 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 237 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 238 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 239 | | CSPR_V) |
| 240 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
| 241 | |
| 242 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
| 243 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 244 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 245 | | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ |
| 246 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ |
| 247 | | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ |
| 248 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 249 | |
| 250 | /* NAND Flash Timing Params */ |
| 251 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ |
| 252 | | FTIM0_NAND_TWP(0x05) \ |
| 253 | | FTIM0_NAND_TWCHT(0x02) \ |
| 254 | | FTIM0_NAND_TWH(0x04)) |
| 255 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ |
| 256 | | FTIM1_NAND_TWBE(0x1e) \ |
| 257 | | FTIM1_NAND_TRR(0x07) \ |
| 258 | | FTIM1_NAND_TRP(0x05)) |
| 259 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ |
| 260 | | FTIM2_NAND_TREH(0x04) \ |
| 261 | | FTIM2_NAND_TWHRE(0x11)) |
| 262 | #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) |
| 263 | |
| 264 | #define CONFIG_SYS_NAND_DDR_LAW 11 |
| 265 | |
| 266 | /* NAND */ |
| 267 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
| 268 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 269 | |
| 270 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
| 271 | |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 272 | #ifndef CONFIG_SPL_BUILD |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 273 | #define CONFIG_FSL_QIXIS |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 274 | #endif |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 275 | #ifdef CONFIG_FSL_QIXIS |
| 276 | #define CONFIG_SYS_FPGA_BASE 0xffb00000 |
| 277 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 |
| 278 | #define QIXIS_BASE CONFIG_SYS_FPGA_BASE |
| 279 | #define QIXIS_LBMAP_SWITCH 9 |
| 280 | #define QIXIS_LBMAP_MASK 0x07 |
| 281 | #define QIXIS_LBMAP_SHIFT 0 |
| 282 | #define QIXIS_LBMAP_DFLTBANK 0x00 |
| 283 | #define QIXIS_LBMAP_ALTBANK 0x04 |
| 284 | #define QIXIS_RST_CTL_RESET 0x83 |
| 285 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 |
| 286 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 |
| 287 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 |
| 288 | |
| 289 | #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE |
| 290 | |
| 291 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ |
| 292 | | CSPR_PORT_SIZE_8 \ |
| 293 | | CSPR_MSEL_GPCM \ |
| 294 | | CSPR_V) |
| 295 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) |
| 296 | #define CONFIG_SYS_CSOR2 0x0 |
| 297 | /* CPLD Timing parameters for IFC CS3 */ |
| 298 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
| 299 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 300 | FTIM0_GPCM_TEAHC(0x0e)) |
| 301 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
| 302 | FTIM1_GPCM_TRAD(0x1f)) |
| 303 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Shaohui Xie | de51916 | 2014-06-26 14:41:33 +0800 | [diff] [blame] | 304 | FTIM2_GPCM_TCH(0x8) | \ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 305 | FTIM2_GPCM_TWP(0x1f)) |
| 306 | #define CONFIG_SYS_CS2_FTIM3 0x0 |
| 307 | #endif |
| 308 | |
| 309 | /* Set up IFC registers for boot location NOR/NAND */ |
Miquel Raynal | 88718be | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 310 | #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT) |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 311 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
| 312 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK |
| 313 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR |
| 314 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 315 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 316 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 317 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 318 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR |
| 319 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK |
| 320 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR |
| 321 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 322 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 323 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 324 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 325 | #else |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 326 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR |
| 327 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
| 328 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
| 329 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 330 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 331 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 332 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 333 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR |
| 334 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK |
| 335 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR |
| 336 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 337 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 338 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 339 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 340 | #endif |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 341 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 342 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 343 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ |
York Sun | b39d121 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 344 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 345 | |
York Sun | b39d121 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 346 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 347 | - GENERATED_GBL_DATA_SIZE) |
| 348 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 349 | |
Prabhakar Kushwaha | 9307cba | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 350 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 351 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ |
| 352 | |
| 353 | /* Serial Port */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 354 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 355 | #define CONFIG_SYS_NS16550_SERIAL |
| 356 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 357 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 358 | #ifdef CONFIG_SPL_BUILD |
| 359 | #define CONFIG_NS16550_MIN_FUNCTIONS |
| 360 | #endif |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 361 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 362 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 363 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 364 | |
| 365 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) |
| 366 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) |
| 367 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) |
| 368 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) |
| 369 | |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 370 | #define CONFIG_SYS_I2C |
| 371 | #define CONFIG_SYS_I2C_FSL |
| 372 | #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ |
| 373 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 374 | #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ |
| 375 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 376 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 377 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 378 | |
| 379 | /* I2C EEPROM */ |
| 380 | #define CONFIG_ID_EEPROM |
| 381 | #ifdef CONFIG_ID_EEPROM |
| 382 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 383 | #endif |
| 384 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 385 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 386 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
| 387 | |
| 388 | /* enable read and write access to EEPROM */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 389 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 390 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 391 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
| 392 | |
| 393 | /* I2C FPGA */ |
| 394 | #define CONFIG_I2C_FPGA |
| 395 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 |
| 396 | |
| 397 | #define CONFIG_RTC_DS3231 |
| 398 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
| 399 | |
| 400 | /* |
| 401 | * SPI interface will not be available in case of NAND boot SPI CS0 will be |
| 402 | * used for SLIC |
| 403 | */ |
| 404 | /* eSPI - Enhanced SPI */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 405 | |
| 406 | #if defined(CONFIG_TSEC_ENET) |
| 407 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 408 | #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ |
| 409 | #define CONFIG_TSEC1 1 |
| 410 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 411 | #define CONFIG_TSEC2 1 |
| 412 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 413 | |
| 414 | #define TSEC1_PHY_ADDR 0 |
| 415 | #define TSEC2_PHY_ADDR 1 |
| 416 | |
| 417 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 418 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 419 | |
| 420 | #define TSEC1_PHYIDX 0 |
| 421 | #define TSEC2_PHYIDX 0 |
| 422 | |
| 423 | #define CONFIG_ETHPRIME "eTSEC1" |
| 424 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 425 | /* TBI PHY configuration for SGMII mode */ |
| 426 | #define CONFIG_TSEC_TBICR_SETTINGS ( \ |
| 427 | TBICR_PHY_RESET \ |
| 428 | | TBICR_ANEG_ENABLE \ |
| 429 | | TBICR_FULL_DUPLEX \ |
| 430 | | TBICR_SPEED1_SET \ |
| 431 | ) |
| 432 | |
| 433 | #endif /* CONFIG_TSEC_ENET */ |
| 434 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 435 | #ifdef CONFIG_MMC |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 436 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
| 437 | #endif |
| 438 | |
Tom Rini | 8850c5d | 2017-05-12 22:33:27 -0400 | [diff] [blame] | 439 | #ifdef CONFIG_USB_EHCI_HCD |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 440 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
| 441 | #define CONFIG_USB_EHCI_FSL |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 442 | #define CONFIG_HAS_FSL_DR_USB |
| 443 | #endif |
| 444 | |
| 445 | /* |
| 446 | * Environment |
| 447 | */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 448 | #if defined(CONFIG_RAMBOOT_SDCARD) |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 449 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 450 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
Miquel Raynal | 88718be | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 451 | #elif defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT) |
Prabhakar Kushwaha | 83e0c2b | 2013-04-16 13:28:40 +0530 | [diff] [blame] | 452 | #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 453 | #endif |
| 454 | |
| 455 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 456 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 457 | |
| 458 | /* |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 459 | * Miscellaneous configurable options |
| 460 | */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 461 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 462 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 463 | /* |
| 464 | * For booting Linux, the board info and command line data |
| 465 | * have to be in the first 64 MB of memory, since this is |
| 466 | * the maximum mapped by the Linux kernel during initialization. |
| 467 | */ |
| 468 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ |
| 469 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 470 | |
| 471 | #if defined(CONFIG_CMD_KGDB) |
| 472 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 473 | #endif |
| 474 | |
| 475 | /* |
Ashish Kumar | 42a9e2f | 2014-10-06 18:24:56 +0530 | [diff] [blame] | 476 | * Dynamic MTD Partition support with mtdparts |
| 477 | */ |
Ashish Kumar | 42a9e2f | 2014-10-06 18:24:56 +0530 | [diff] [blame] | 478 | /* |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 479 | * Environment Configuration |
| 480 | */ |
| 481 | |
| 482 | #if defined(CONFIG_TSEC_ENET) |
| 483 | #define CONFIG_HAS_ETH0 |
| 484 | #define CONFIG_HAS_ETH1 |
| 485 | #endif |
| 486 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 487 | #define CONFIG_HOSTNAME "BSC9132qds" |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 488 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
| 489 | #define CONFIG_BOOTFILE "uImage" |
| 490 | #define CONFIG_UBOOTPATH "u-boot.bin" |
| 491 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 492 | #ifdef CONFIG_SDCARD |
| 493 | #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" |
| 494 | #else |
| 495 | #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" |
| 496 | #endif |
| 497 | |
| 498 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 499 | "netdev=eth0\0" \ |
| 500 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
| 501 | "loadaddr=1000000\0" \ |
| 502 | "bootfile=uImage\0" \ |
| 503 | "consoledev=ttyS0\0" \ |
| 504 | "ramdiskaddr=2000000\0" \ |
| 505 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ |
Scott Wood | b24a4f6 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 506 | "fdtaddr=1e00000\0" \ |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 507 | "fdtfile=bsc9132qds.dtb\0" \ |
| 508 | "bdev=sda1\0" \ |
| 509 | CONFIG_DEF_HWCONFIG\ |
| 510 | "othbootargs=mem=880M ramdisk_size=600000 " \ |
| 511 | "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ |
| 512 | "isolcpus=0\0" \ |
| 513 | "usbext2boot=setenv bootargs root=/dev/ram rw " \ |
| 514 | "console=$consoledev,$baudrate $othbootargs; " \ |
| 515 | "usb start;" \ |
| 516 | "ext2load usb 0:4 $loadaddr $bootfile;" \ |
| 517 | "ext2load usb 0:4 $fdtaddr $fdtfile;" \ |
| 518 | "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ |
| 519 | "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ |
| 520 | "debug_halt_off=mw ff7e0e30 0xf0000000;" |
| 521 | |
| 522 | #define CONFIG_NFSBOOTCOMMAND \ |
| 523 | "setenv bootargs root=/dev/nfs rw " \ |
| 524 | "nfsroot=$serverip:$rootpath " \ |
| 525 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 526 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 527 | "tftp $loadaddr $bootfile;" \ |
| 528 | "tftp $fdtaddr $fdtfile;" \ |
| 529 | "bootm $loadaddr - $fdtaddr" |
| 530 | |
| 531 | #define CONFIG_HDBOOT \ |
| 532 | "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ |
| 533 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 534 | "usb start;" \ |
| 535 | "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ |
| 536 | "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ |
| 537 | "bootm $loadaddr - $fdtaddr" |
| 538 | |
| 539 | #define CONFIG_RAMBOOTCOMMAND \ |
| 540 | "setenv bootargs root=/dev/ram rw " \ |
| 541 | "console=$consoledev,$baudrate $othbootargs; " \ |
| 542 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 543 | "tftp $loadaddr $bootfile;" \ |
| 544 | "tftp $fdtaddr $fdtfile;" \ |
| 545 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 546 | |
| 547 | #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND |
| 548 | |
Aneesh Bansal | f978f7c | 2014-03-12 00:07:27 +0530 | [diff] [blame] | 549 | #include <asm/fsl_secure_boot.h> |
| 550 | |
Prabhakar Kushwaha | 41d9101 | 2013-01-14 18:26:57 +0000 | [diff] [blame] | 551 | #endif /* __CONFIG_H */ |