blob: a68d190f6ab5ae8a06a04bbe646260a50c231048 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05004 */
5
6/*
7 * mpc8548cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kumar Gala8b47d7e2011-01-04 17:57:59 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050018#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040019#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050020#undef CONFIG_PCI2
Kumar Gala0151cba2008-10-21 11:33:58 -050021#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050022
Jon Loeligerd9b94f22005-07-25 14:05:07 -050023#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050024#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050025
Jon Loeliger25eedb22008-03-19 15:02:07 -050026#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050027
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028#ifndef __ASSEMBLY__
29extern unsigned long get_clock_freq(void);
30#endif
31#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
32
33/*
34 * These can be toggled for performance analysis, otherwise use default.
35 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050036#define CONFIG_L2_CACHE /* toggle L2 cache */
37#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050038
39/*
40 * Only possible on E500 Version 2 or newer cores.
41 */
42#define CONFIG_ENABLE_36BIT_PHYS 1
43
chenhui zhaob76aef62011-10-13 13:41:00 +080044#ifdef CONFIG_PHYS_64BIT
45#define CONFIG_ADDR_MAP
46#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
47#endif
48
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
50#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050051
Timur Tabie46fedf2011-08-04 18:03:41 -050052#define CONFIG_SYS_CCSRBAR 0xe0000000
53#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050054
Jon Loeligere31d2c12008-03-18 13:51:06 -050055/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050056#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
57#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050058
chenhui zhao867b06f2011-09-06 16:41:19 +000059#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080060#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050061#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
62
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
64#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050065
Jon Loeligere31d2c12008-03-18 13:51:06 -050066#define CONFIG_DIMM_SLOTS_PER_CTLR 1
67#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050068
Jon Loeligere31d2c12008-03-18 13:51:06 -050069/* I2C addresses of SPD EEPROMs */
70#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
71
72/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050073#ifndef CONFIG_SPD_EEPROM
74#error ("CONFIG_SPD_EEPROM is required")
75#endif
76
77#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080078/*
79 * Physical Address Map
80 *
81 * 32bit:
82 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
83 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
84 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
85 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
86 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
87 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
88 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
89 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
90 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
91 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
92 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
93 *
chenhui zhaob76aef62011-10-13 13:41:00 +080094 * 36bit:
95 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
96 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
97 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
98 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
99 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
100 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
101 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
102 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
103 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
104 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
105 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
106 *
chenhui zhaofff80972011-10-13 13:40:59 +0800107 */
108
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500109/*
110 * Local Bus Definitions
111 */
112
113/*
114 * FLASH on the Local Bus
115 * Two banks, 8M each, using the CFI driver.
116 * Boot from BR0/OR0 bank at 0xff00_0000
117 * Alternate BR1/OR1 bank at 0xff80_0000
118 *
119 * BR0, BR1:
120 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
121 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
122 * Port Size = 16 bits = BRx[19:20] = 10
123 * Use GPCM = BRx[24:26] = 000
124 * Valid = BRx[31] = 1
125 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500126 * 0 4 8 12 16 20 24 28
127 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
128 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500129 *
130 * OR0, OR1:
131 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
132 * Reserved ORx[17:18] = 11, confusion here?
133 * CSNT = ORx[20] = 1
134 * ACS = half cycle delay = ORx[21:22] = 11
135 * SCY = 6 = ORx[24:27] = 0110
136 * TRLX = use relaxed timing = ORx[29] = 1
137 * EAD = use external address latch delay = OR[31] = 1
138 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500139 * 0 4 8 12 16 20 24 28
140 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500141 */
142
chenhui zhaofff80972011-10-13 13:40:59 +0800143#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800144#ifdef CONFIG_PHYS_64BIT
145#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
146#else
chenhui zhaofff80972011-10-13 13:40:59 +0800147#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800148#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500149
chenhui zhaofff80972011-10-13 13:40:59 +0800150#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000151 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800152#define CONFIG_SYS_BR1_PRELIM \
153 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_OR0_PRELIM 0xff806e65
156#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500157
chenhui zhaofff80972011-10-13 13:40:59 +0800158#define CONFIG_SYS_FLASH_BANKS_LIST \
159 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
161#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
162#undef CONFIG_SYS_FLASH_CHECKSUM
163#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
164#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500165
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200166#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500169
chenhui zhao867b06f2011-09-06 16:41:19 +0000170#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
172/*
173 * SDRAM on the Local Bus
174 */
chenhui zhaofff80972011-10-13 13:40:59 +0800175#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800176#ifdef CONFIG_PHYS_64BIT
177#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
178#else
chenhui zhaofff80972011-10-13 13:40:59 +0800179#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800180#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500182
183/*
184 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500186 *
187 * For BR2, need:
188 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
189 * port-size = 32-bits = BR2[19:20] = 11
190 * no parity checking = BR2[21:22] = 00
191 * SDRAM for MSEL = BR2[24:26] = 011
192 * Valid = BR[31] = 1
193 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500194 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500195 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
196 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500198 * FIXME: the top 17 bits of BR2.
199 */
200
chenhui zhaofff80972011-10-13 13:40:59 +0800201#define CONFIG_SYS_BR2_PRELIM \
202 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
203 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500204
205/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500207 *
208 * For OR2, need:
209 * 64MB mask for AM, OR2[0:7] = 1111 1100
210 * XAM, OR2[17:18] = 11
211 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500212 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500213 * EAD set for extra time OR[31] = 1
214 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500215 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500216 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
217 */
218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
222#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
223#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
224#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500225
226/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500227 * Common settings for all Local Bus SDRAM commands.
228 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500229 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500230 * is OR'ed in too.
231 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500232#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
233 | LSDMR_PRETOACT7 \
234 | LSDMR_ACTTORW7 \
235 | LSDMR_BL8 \
236 | LSDMR_WRC4 \
237 | LSDMR_CL3 \
238 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500239 )
240
241/*
242 * The CADMUS registers are connected to CS3 on CDS.
243 * The new memory map places CADMUS at 0xf8000000.
244 *
245 * For BR3, need:
246 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
247 * port-size = 8-bits = BR[19:20] = 01
248 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500249 * GPMC for MSEL = BR[24:26] = 000
250 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500251 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500252 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500253 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
254 *
255 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500256 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500258 * CSNT OR[20] = 1
259 * ACS OR[21:22] = 11
260 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500261 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500262 * SETA OR[28] = 0
263 * TRLX OR[29] = 1
264 * EHTR OR[30] = 1
265 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500266 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500267 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500268 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
269 */
270
Jon Loeliger25eedb22008-03-19 15:02:07 -0500271#define CONFIG_FSL_CADMUS
272
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500273#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800274#ifdef CONFIG_PHYS_64BIT
275#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
276#else
chenhui zhaofff80972011-10-13 13:40:59 +0800277#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800278#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800279#define CONFIG_SYS_BR3_PRELIM \
280 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_INIT_RAM_LOCK 1
284#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200285#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500286
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200287#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500289
Hou Zhiqiang7bb72852019-08-20 09:35:35 +0000290#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
chenhui zhao867b06f2011-09-06 16:41:19 +0000291#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500292
293/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_NS16550_SERIAL
295#define CONFIG_SYS_NS16550_REG_SIZE 1
296#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500299 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
302#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500303
Jon Loeliger20476722006-10-20 15:50:15 -0500304/*
305 * I2C
306 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200307#define CONFIG_SYS_I2C
308#define CONFIG_SYS_I2C_FSL
309#define CONFIG_SYS_FSL_I2C_SPEED 400000
310#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
311#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
312#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500313
Timur Tabie8d18542008-07-18 16:52:23 +0200314/* EEPROM */
315#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_I2C_EEPROM_CCID
317#define CONFIG_SYS_ID_EEPROM
318#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
319#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200320
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500321/*
322 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300323 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500324 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600325#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800326#ifdef CONFIG_PHYS_64BIT
327#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
328#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
329#else
Kumar Gala10795f42008-12-02 16:08:36 -0600330#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600331#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800332#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600334#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600335#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800336#ifdef CONFIG_PHYS_64BIT
337#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
338#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800340#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500342
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500343#ifdef CONFIG_PCIE1
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600344#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800345#ifdef CONFIG_PHYS_64BIT
chenhui zhaob76aef62011-10-13 13:41:00 +0800346#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
347#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600348#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800349#endif
Kumar Galaaca5f012008-12-02 16:08:40 -0600350#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800351#ifdef CONFIG_PHYS_64BIT
352#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
353#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800355#endif
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500356#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800357
358/*
359 * RapidIO MMU
360 */
chenhui zhaofff80972011-10-13 13:40:59 +0800361#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800362#ifdef CONFIG_PHYS_64BIT
363#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
364#else
chenhui zhaofff80972011-10-13 13:40:59 +0800365#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800366#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600367#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500368
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700369#ifdef CONFIG_LEGACY
370#define BRIDGE_ID 17
371#define VIA_ID 2
372#else
373#define BRIDGE_ID 28
374#define VIA_ID 4
375#endif
376
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500377#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500378#undef CONFIG_EEPRO100
379#undef CONFIG_TULIP
380
Hou Zhiqiang20561212019-08-27 11:05:26 +0000381#if !defined(CONFIG_DM_PCI)
382#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
383#define CONFIG_PCI_INDIRECT_BRIDGE 1
384#define CONFIG_SYS_PCIE1_NAME "Slot"
385#ifdef CONFIG_PHYS_64BIT
386#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
387#else
388#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
389#endif
390#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
391#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
392#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
393#endif
394
chenhui zhao867b06f2011-09-06 16:41:19 +0000395#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500396
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500397#endif /* CONFIG_PCI */
398
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500399#if defined(CONFIG_TSEC_ENET)
400
Kim Phillips255a35772007-05-16 16:52:19 -0500401#define CONFIG_TSEC1 1
402#define CONFIG_TSEC1_NAME "eTSEC0"
403#define CONFIG_TSEC2 1
404#define CONFIG_TSEC2_NAME "eTSEC1"
405#define CONFIG_TSEC3 1
406#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500407#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500408#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500409#undef CONFIG_MPC85XX_FEC
410
411#define TSEC1_PHY_ADDR 0
412#define TSEC2_PHY_ADDR 1
413#define TSEC3_PHY_ADDR 2
414#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500415
416#define TSEC1_PHYIDX 0
417#define TSEC2_PHYIDX 0
418#define TSEC3_PHYIDX 0
419#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500420#define TSEC1_FLAGS TSEC_GIGABIT
421#define TSEC2_FLAGS TSEC_GIGABIT
422#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
423#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500424
425/* Options are: eTSEC[0-3] */
426#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500427#endif /* CONFIG_TSEC_ENET */
428
429/*
430 * Environment
431 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500432
433#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500435
Jon Loeliger2835e512007-06-13 13:22:08 -0500436/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500437 * BOOTP options
438 */
439#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500440
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500441#undef CONFIG_WATCHDOG /* watchdog disabled */
442
443/*
444 * Miscellaneous configurable options
445 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500447
448/*
449 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500450 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500451 * the maximum mapped by the Linux kernel during initialization.
452 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500453#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
454#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500455
Jon Loeliger2835e512007-06-13 13:22:08 -0500456#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500457#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500458#endif
459
460/*
461 * Environment Configuration
462 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500463#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500464#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500465#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500466#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500467#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500468#endif
469
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500470#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500471
Mario Six5bc05432018-03-28 14:38:20 +0200472#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000473#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000474#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500475#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500476
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500477#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500478#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500479#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500480
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500481#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500482
chenhui zhao867b06f2011-09-06 16:41:19 +0000483#define CONFIG_EXTRA_ENV_SETTINGS \
484 "hwconfig=fsl_ddr:ecc=off\0" \
485 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200486 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000487 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200488 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
489 " +$filesize; " \
490 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
491 " +$filesize; " \
492 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
493 " $filesize; " \
494 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
495 " +$filesize; " \
496 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
497 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000498 "consoledev=ttyS1\0" \
499 "ramdiskaddr=2000000\0" \
500 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500501 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000502 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500503
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500504#define CONFIG_NFSBOOTCOMMAND \
505 "setenv bootargs root=/dev/nfs rw " \
506 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500507 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500508 "console=$consoledev,$baudrate $othbootargs;" \
509 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500510 "tftp $fdtaddr $fdtfile;" \
511 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500512
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500513#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500514 "setenv bootargs root=/dev/ram rw " \
515 "console=$consoledev,$baudrate $othbootargs;" \
516 "tftp $ramdiskaddr $ramdiskfile;" \
517 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500518 "tftp $fdtaddr $fdtfile;" \
519 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500520
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500521#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500522
523#endif /* __CONFIG_H */