blob: 40baad0fd3fd2da44287f43f4a71dc330d7479d3 [file] [log] [blame]
wdenka522fa02004-01-04 22:51:12 +00001/*
2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk1c437712004-01-16 00:30:56 +000015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenka522fa02004-01-04 22:51:12 +000016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_BMS2003
37#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
38#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
39
40#define CONFIG_LCD
41#define CONFIG_NEC_NL6448BC33_54 /* NEC NL6448BC33_54 display */
42
43#ifdef CONFIG_LCD /* with LCD controller ? */
wdenk1c437712004-01-16 00:30:56 +000044#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
wdenka522fa02004-01-04 22:51:12 +000045#endif
46
wdenk1c437712004-01-16 00:30:56 +000047#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenka522fa02004-01-04 22:51:12 +000048#undef CONFIG_8xx_CONS_SMC2
49#undef CONFIG_8xx_CONS_NONE
50#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
51
wdenk1c437712004-01-16 00:30:56 +000052#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
wdenkc837dcb2004-01-20 23:12:12 +000053#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
wdenk1c437712004-01-16 00:30:56 +000054#define CONFIG_PS2SERIAL 2 /* .. on COM3 */
wdenkc837dcb2004-01-20 23:12:12 +000055#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
wdenk1c437712004-01-16 00:30:56 +000056
57#define CONFIG_BOOTCOUNT_LIMIT
wdenka522fa02004-01-04 22:51:12 +000058
59#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
60
61#define CONFIG_BOARD_TYPES 1 /* support board types */
62
63#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
64
65#undef CONFIG_BOOTARGS
66
wdenk1c437712004-01-16 00:30:56 +000067#define CONFIG_EXTRA_ENV_SETTINGS \
wdenka522fa02004-01-04 22:51:12 +000068 "netdev=eth0\0" \
69 "nfsargs=setenv bootargs root=/dev/nfs rw " \
70 "nfsroot=$(serverip):$(rootpath)\0" \
71 "ramargs=setenv bootargs root=/dev/ram rw\0" \
72 "addip=setenv bootargs $(bootargs) " \
73 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
74 ":$(hostname):$(netdev):off panic=1\0" \
75 "flash_nfs=run nfsargs addip;" \
76 "bootm $(kernel_addr)\0" \
77 "flash_self=run ramargs addip;" \
78 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
79 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
80 "rootpath=/opt/eldk/ppc_8xx\0" \
81 "bootfile=/tftpboot/TQM860L/uImage\0" \
82 "kernel_addr=40040000\0" \
83 "ramdisk_addr=40100000\0" \
84 ""
85#define CONFIG_BOOTCOMMAND "run flash_self"
86
wdenkc837dcb2004-01-20 23:12:12 +000087#define CONFIG_BOARD_EARLY_INIT_R 1
88#define CONFIG_MISC_INIT_R 1
wdenk1c437712004-01-16 00:30:56 +000089
wdenka522fa02004-01-04 22:51:12 +000090#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
91#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
92
93/* enable I2C and select the hardware/software driver */
94#undef CONFIG_HARD_I2C /* I2C with hardware support */
95#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
96
97#define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
98#define CFG_I2C_SLAVE 0xFE
99
100/* Software (bit-bang) I2C driver configuration */
101#define PB_SCL 0x00000020 /* PB 26 */
102#define PB_SDA 0x00000010 /* PB 27 */
103
104#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
105#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
106#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
107#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
108#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
wdenk1c437712004-01-16 00:30:56 +0000109 else immr->im_cpm.cp_pbdat &= ~PB_SDA
wdenka522fa02004-01-04 22:51:12 +0000110#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
wdenk1c437712004-01-16 00:30:56 +0000111 else immr->im_cpm.cp_pbdat &= ~PB_SCL
wdenka522fa02004-01-04 22:51:12 +0000112#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
113
114#undef CONFIG_WATCHDOG /* watchdog disabled */
115
116#define CONFIG_STATUS_LED 1 /* Status LED enabled */
117
118#define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
119
120#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
121
122#define CONFIG_MAC_PARTITION
123#define CONFIG_DOS_PARTITION
124
125#define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
126#define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
127
128#ifdef CONFIG_SPLASH_SCREEN
129# define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
130 CFG_CMD_ASKENV | \
131 CFG_CMD_BMP | \
132 CFG_CMD_DATE | \
133 CFG_CMD_DHCP | \
134 CFG_CMD_I2C | \
135 CFG_CMD_IDE )
136#else
137# define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
138 CFG_CMD_ASKENV | \
139 CFG_CMD_DATE | \
140 CFG_CMD_DHCP | \
141 CFG_CMD_I2C | \
142 CFG_CMD_IDE )
143#endif
144
145/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
146#include <cmd_confdefs.h>
147
148/*
149 * Miscellaneous configurable options
150 */
wdenk1c437712004-01-16 00:30:56 +0000151#define CFG_LONGHELP /* undef to save memory */
152#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenka522fa02004-01-04 22:51:12 +0000153
154#if 0
wdenk1c437712004-01-16 00:30:56 +0000155#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
wdenka522fa02004-01-04 22:51:12 +0000156#endif
157#ifdef CFG_HUSH_PARSER
wdenk1c437712004-01-16 00:30:56 +0000158#define CFG_PROMPT_HUSH_PS2 "> "
wdenka522fa02004-01-04 22:51:12 +0000159#endif
160
161#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk1c437712004-01-16 00:30:56 +0000162#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenka522fa02004-01-04 22:51:12 +0000163#else
wdenk1c437712004-01-16 00:30:56 +0000164#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenka522fa02004-01-04 22:51:12 +0000165#endif
wdenk1c437712004-01-16 00:30:56 +0000166#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
167#define CFG_MAXARGS 16 /* max number of command args */
wdenka522fa02004-01-04 22:51:12 +0000168#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
169
170#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
171#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
172
wdenk1c437712004-01-16 00:30:56 +0000173#define CFG_LOAD_ADDR 0x100000 /* default load address */
wdenka522fa02004-01-04 22:51:12 +0000174
wdenk1c437712004-01-16 00:30:56 +0000175#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenka522fa02004-01-04 22:51:12 +0000176
177#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
178
179/*
180 * Low Level Configuration Settings
181 * (address mappings, register initial values, etc.)
182 * You should know what you are doing if you make changes here.
183 */
184/*-----------------------------------------------------------------------
185 * Internal Memory Mapped Register
186 */
187#define CFG_IMMR 0xFFF00000
188
189/*-----------------------------------------------------------------------
190 * Definitions for initial stack pointer and data area (in DPRAM)
191 */
192#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk1c437712004-01-16 00:30:56 +0000193#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
194#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
wdenka522fa02004-01-04 22:51:12 +0000195#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenk1c437712004-01-16 00:30:56 +0000196#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenka522fa02004-01-04 22:51:12 +0000197
198/*-----------------------------------------------------------------------
199 * Start addresses for the final memory configuration
200 * (Set up by the startup code)
201 * Please note that CFG_SDRAM_BASE _must_ start at 0
202 */
wdenk1c437712004-01-16 00:30:56 +0000203#define CFG_SDRAM_BASE 0x00000000
wdenka522fa02004-01-04 22:51:12 +0000204#define CFG_FLASH_BASE 0x40000000
wdenk1c437712004-01-16 00:30:56 +0000205#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenka522fa02004-01-04 22:51:12 +0000206#define CFG_MONITOR_BASE CFG_FLASH_BASE
wdenk1c437712004-01-16 00:30:56 +0000207#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenka522fa02004-01-04 22:51:12 +0000208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
wdenk1c437712004-01-16 00:30:56 +0000214#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenka522fa02004-01-04 22:51:12 +0000215
216/*-----------------------------------------------------------------------
217 * FLASH organization
218 */
219#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
220#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
221
222#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
223#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
224
wdenk1c437712004-01-16 00:30:56 +0000225#define CFG_ENV_IS_IN_FLASH 1
226#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
227#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenka522fa02004-01-04 22:51:12 +0000228
229/* Address and size of Redundant Environment Sector */
230#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
231#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
232
233/*-----------------------------------------------------------------------
234 * Hardware Information Block
235 */
236#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
wdenk1c437712004-01-16 00:30:56 +0000237#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
wdenka522fa02004-01-04 22:51:12 +0000238#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
239
240/*-----------------------------------------------------------------------
241 * Cache Configuration
242 */
243#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
244#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
245#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
246#endif
247
248/*-----------------------------------------------------------------------
249 * SYPCR - System Protection Control 11-9
250 * SYPCR can only be written once after reset!
251 *-----------------------------------------------------------------------
252 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
253 */
254#if defined(CONFIG_WATCHDOG)
255#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
256 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
257#else
258#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
259#endif
260
261/*-----------------------------------------------------------------------
262 * SIUMCR - SIU Module Configuration 11-6
263 *-----------------------------------------------------------------------
264 * PCMCIA config., multi-function pin tri-state
265 */
wdenk1c437712004-01-16 00:30:56 +0000266#ifndef CONFIG_CAN_DRIVER
wdenka522fa02004-01-04 22:51:12 +0000267#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
268#else /* we must activate GPL5 in the SIUMCR for CAN */
269#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
270#endif /* CONFIG_CAN_DRIVER */
271
272/*-----------------------------------------------------------------------
273 * TBSCR - Time Base Status and Control 11-26
274 *-----------------------------------------------------------------------
275 * Clear Reference Interrupt Status, Timebase freezing enabled
276 */
277#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
278
279/*-----------------------------------------------------------------------
280 * RTCSC - Real-Time Clock Status and Control Register 11-27
281 *-----------------------------------------------------------------------
282 */
283#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
284
285/*-----------------------------------------------------------------------
286 * PISCR - Periodic Interrupt Status and Control 11-31
287 *-----------------------------------------------------------------------
288 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
289 */
290#define CFG_PISCR (PISCR_PS | PISCR_PITF)
291
292/*-----------------------------------------------------------------------
293 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
294 *-----------------------------------------------------------------------
295 * Reset PLL lock status sticky bit, timer expired status bit and timer
296 * interrupt status bit
297 *
298 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
299 */
300#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
301#define CFG_PLPRCR \
302 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
303#else /* up to 66 MHz we use a 1:1 clock */
304#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
305#endif /* CONFIG_80MHz */
306
307/*-----------------------------------------------------------------------
308 * SCCR - System Clock and reset Control Register 15-27
309 *-----------------------------------------------------------------------
310 * Set clock output, timebase and RTC source and divider,
311 * power management and some other internal clocks
312 */
313#define SCCR_MASK SCCR_EBDF11
314#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
315#define CFG_SCCR (/* SCCR_TBS | */ \
316 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
317 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
318 SCCR_DFALCD00)
319#else /* up to 66 MHz we use a 1:1 clock */
320#define CFG_SCCR (SCCR_TBS | \
321 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
322 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
323 SCCR_DFALCD00)
324#endif /* CONFIG_80MHz */
325
326/*-----------------------------------------------------------------------
327 * PCMCIA stuff
328 *-----------------------------------------------------------------------
329 *
330 */
331#ifndef CONFIG_BMS2003
332#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
333#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
334#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
335#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
336#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
337#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
338#define CFG_PCMCIA_IO_ADDR (0xEC000000)
339#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
340#else /* CONFIG_BMS2003 */
341#define CFG_PCMCIA_MEM_ADDR (0xE0100000)
342#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
343#define CFG_PCMCIA_DMA_ADDR (0xE4100000)
344#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
345#define CFG_PCMCIA_ATTRB_ADDR (0xE8100000)
346#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
347#define CFG_PCMCIA_IO_ADDR (0xEC100000)
348#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk1c437712004-01-16 00:30:56 +0000349#define NSCU_OE_INV 1 /* PCMCIA_GCRX_CXOE is inverted */
wdenka522fa02004-01-04 22:51:12 +0000350#endif
351
352/*-----------------------------------------------------------------------
353 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
354 *-----------------------------------------------------------------------
355 */
356
wdenk1c437712004-01-16 00:30:56 +0000357#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenka522fa02004-01-04 22:51:12 +0000358
wdenk1c437712004-01-16 00:30:56 +0000359#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
wdenka522fa02004-01-04 22:51:12 +0000360#undef CONFIG_IDE_RESET /* reset for ide not supported */
wdenk1c437712004-01-16 00:30:56 +0000361#ifndef CONFIG_STATUS_LED /* Status and IDE LED's are mutually exclusive */
362#define CONFIG_IDE_LED 1 /* LED for ide supported */
363#endif
wdenka522fa02004-01-04 22:51:12 +0000364
365#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
366#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
367
368#define CFG_ATA_IDE0_OFFSET 0x0000
369
370#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
371
372/* Offset for data I/O */
373#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
374
375/* Offset for normal register accesses */
376#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
377
378/* Offset for alternate registers */
379#define CFG_ATA_ALT_OFFSET 0x0100
380
381/*-----------------------------------------------------------------------
382 *
383 *-----------------------------------------------------------------------
384 *
385 */
wdenk1c437712004-01-16 00:30:56 +0000386#define CFG_DER 0
wdenka522fa02004-01-04 22:51:12 +0000387
388/*
389 * Init Memory Controller:
390 *
391 * BR0/1 and OR0/1 (FLASH)
392 */
393
394#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
395#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
396
397/* used to re-map FLASH both when starting from SRAM or FLASH:
398 * restrict access enough to keep SRAM working (if any)
399 * but not too much to meddle with FLASH accesses
400 */
401#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
402#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
403
404/*
405 * FLASH timing:
406 */
407#if defined(CONFIG_80MHz)
408/* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
wdenk1c437712004-01-16 00:30:56 +0000409#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
wdenka522fa02004-01-04 22:51:12 +0000410 OR_SCY_3_CLK | OR_EHTR | OR_BI)
411#elif defined(CONFIG_66MHz)
412/* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
413#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
414 OR_SCY_3_CLK | OR_EHTR | OR_BI)
415#else /* 50 MHz */
416/* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
417#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
418 OR_SCY_2_CLK | OR_EHTR | OR_BI)
419#endif /*CONFIG_??MHz */
420
421#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
422#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
423#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
424
425#define CFG_OR1_REMAP CFG_OR0_REMAP
426#define CFG_OR1_PRELIM CFG_OR0_PRELIM
427#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
428
429/*
430 * BR2/3 and OR2/3 (SDRAM)
431 *
432 */
433#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
434#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
wdenk1c437712004-01-16 00:30:56 +0000435#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
wdenka522fa02004-01-04 22:51:12 +0000436
437/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
438#define CFG_OR_TIMING_SDRAM 0x00000A00
439
440#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
441#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
442
wdenk1c437712004-01-16 00:30:56 +0000443#ifndef CONFIG_CAN_DRIVER
444#define CFG_OR3_PRELIM CFG_OR2_PRELIM
wdenka522fa02004-01-04 22:51:12 +0000445#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
446#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
wdenk1c437712004-01-16 00:30:56 +0000447#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
wdenka522fa02004-01-04 22:51:12 +0000448#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
449#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
450#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
451 BR_PS_8 | BR_MS_UPMB | BR_V )
452#endif /* CONFIG_CAN_DRIVER */
453
454/*
455 * Memory Periodic Timer Prescaler
456 *
457 * The Divider for PTA (refresh timer) configuration is based on an
458 * example SDRAM configuration (64 MBit, one bank). The adjustment to
459 * the number of chip selects (NCS) and the actually needed refresh
460 * rate is done by setting MPTPR.
461 *
462 * PTA is calculated from
463 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
464 *
465 * gclk CPU clock (not bus clock!)
466 * Trefresh Refresh cycle * 4 (four word bursts used)
467 *
wdenk1c437712004-01-16 00:30:56 +0000468 * 4096 Rows from SDRAM example configuration
469 * 1000 factor s -> ms
470 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
471 * 4 Number of refresh cycles per period
472 * 64 Refresh cycle in ms per number of rows
wdenka522fa02004-01-04 22:51:12 +0000473 * --------------------------------------------
474 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
475 *
476 * 50 MHz => 50.000.000 / Divider = 98
477 * 66 Mhz => 66.000.000 / Divider = 129
478 * 80 Mhz => 80.000.000 / Divider = 156
479 */
480#if defined(CONFIG_80MHz)
481#define CFG_MAMR_PTA 156
482#elif defined(CONFIG_66MHz)
483#define CFG_MAMR_PTA 129
484#else /* 50 MHz */
485#define CFG_MAMR_PTA 98
486#endif /*CONFIG_??MHz */
487
488/*
489 * For 16 MBit, refresh rates could be 31.3 us
490 * (= 64 ms / 2K = 125 / quad bursts).
491 * For a simpler initialization, 15.6 us is used instead.
492 *
493 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
494 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
495 */
496#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
497#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
498
499/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
500#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
501#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
502
503/*
504 * MAMR settings for SDRAM
505 */
506
507/* 8 column SDRAM */
508#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
509 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
510 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
511/* 9 column SDRAM */
512#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
513 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
514 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
515
516
517/*
518 * Internal Definitions
519 *
520 * Boot Flags
521 */
wdenk1c437712004-01-16 00:30:56 +0000522#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenka522fa02004-01-04 22:51:12 +0000523#define BOOTFLAG_WARM 0x02 /* Software reboot */
524
525#endif /* __CONFIG_H */