blob: c6978c335298dad702f042d1313629eaf9d401e2 [file] [log] [blame]
wdenk56f94be2002-11-05 16:35:14 +00001/*
Heiko Schochere604e402010-07-19 23:46:48 +02002 * (C) Copyright 2000-2010
wdenk56f94be2002-11-05 16:35:14 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk0608e042004-03-25 19:29:38 +000016 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk56f94be2002-11-05 16:35:14 +000017 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 * Derived from ../tqm8xx/tqm8xx.c
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
39#define CONFIG_KUP4K 1 /* ...on a KUP4K module */
40
wdenk0608e042004-03-25 19:29:38 +000041#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenk56f94be2002-11-05 16:35:14 +000042#undef CONFIG_8xx_CONS_SMC2
43#undef CONFIG_8xx_CONS_NONE
wdenk682011f2003-06-03 23:54:09 +000044#define CONFIG_BAUDRATE 115200 /* console baudrate */
wdenk682011f2003-06-03 23:54:09 +000045#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk56f94be2002-11-05 16:35:14 +000046
wdenk56f94be2002-11-05 16:35:14 +000047#define CONFIG_BOARD_TYPES 1 /* support board types */
48
wdenk56f94be2002-11-05 16:35:14 +000049#undef CONFIG_BOOTARGS
50
wdenk0608e042004-03-25 19:29:38 +000051#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schochere604e402010-07-19 23:46:48 +020052"slot_a_boot=setenv bootargs root=/dev/sda2 ip=off;" \
Wolfgang Denk2d941de2010-09-10 00:16:19 +020053 "run addhw; mw.b 400000 00 80; diskboot 400000 0:1; bootm 400000\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020054"slot_b_boot=setenv bootargs root=/dev/sda2 ip=off;" \
Wolfgang Denk2d941de2010-09-10 00:16:19 +020055 "run addhw; mw.b 400000 00 80; diskboot 400000 2:1; bootm 400000\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020056"nfs_boot=mw.b 400000 00 80; dhcp; run nfsargs addip addhw; bootm 400000\0" \
57"fat_boot=mw.b 400000 00 80; fatload ide 2:1 400000 st.bin; run addhw; \
58 bootm 400000 \0" \
wdenk0608e042004-03-25 19:29:38 +000059"panic_boot=echo No Bootdevice !!! reset\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020060"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${rootpath}\0" \
wdenk0608e042004-03-25 19:29:38 +000061"ramargs=setenv bootargs root=/dev/ram rw\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020062"addip=setenv bootargs ${bootargs} ip=${ipaddr}::${gatewayip}" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010063 ":${netmask}:${hostname}:${netdev}:off\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020064"addhw=setenv bootargs ${bootargs} ${mtdparts} console=${console} ${debug} \
65 hw=${hw} key1=${key1} panic=1 mem=${mem}\0" \
66"console=ttyCPM0,115200\0" \
wdenk0608e042004-03-25 19:29:38 +000067"netdev=eth0\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020068"contrast=20\0" \
wdenk0608e042004-03-25 19:29:38 +000069"silent=1\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020070"mtdparts=" MTDPARTS_DEFAULT "\0" \
wdenk0608e042004-03-25 19:29:38 +000071"load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020072"update=protect off 1:0-9;era 1:0-9;cp.b 100000 40000000 ${filesize};" \
wdenk02b11f82004-05-12 22:54:36 +000073 "cp.b 200000 40050000 14000\0"
wdenk56f94be2002-11-05 16:35:14 +000074
wdenk682011f2003-06-03 23:54:09 +000075#define CONFIG_BOOTCOMMAND \
Heiko Schochere604e402010-07-19 23:46:48 +020076 "run fat_boot;run slot_b_boot;run slot_a_boot;run nfs_boot;run panic_boot"
wdenk682011f2003-06-03 23:54:09 +000077
Heiko Schochere604e402010-07-19 23:46:48 +020078#define CONFIG_PREBOOT "setenv preboot; saveenv"
wdenk56f94be2002-11-05 16:35:14 +000079
wdenk0608e042004-03-25 19:29:38 +000080#define CONFIG_MISC_INIT_R 1
81#define CONFIG_MISC_INIT_F 1
wdenk56f94be2002-11-05 16:35:14 +000082
83#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Heiko Schochere604e402010-07-19 23:46:48 +020084#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk56f94be2002-11-05 16:35:14 +000085
wdenk02b11f82004-05-12 22:54:36 +000086#define CONFIG_WATCHDOG 1 /* watchdog enabled */
wdenk56f94be2002-11-05 16:35:14 +000087
wdenk0608e042004-03-25 19:29:38 +000088#define CONFIG_STATUS_LED 1 /* Status LED enabled */
wdenk56f94be2002-11-05 16:35:14 +000089
90#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
91
Jon Loeliger7be044e2007-07-09 21:24:19 -050092/*
93 * BOOTP options
94 */
95#define CONFIG_BOOTP_SUBNETMASK
96#define CONFIG_BOOTP_GATEWAY
97#define CONFIG_BOOTP_HOSTNAME
98#define CONFIG_BOOTP_BOOTPATH
99#define CONFIG_BOOTP_BOOTFILESIZE
100
wdenk56f94be2002-11-05 16:35:14 +0000101#define CONFIG_MAC_PARTITION
102#define CONFIG_DOS_PARTITION
103
wdenk02b11f82004-05-12 22:54:36 +0000104/*
105 * enable I2C and select the hardware/software driver
106 */
Heiko Schochere604e402010-07-19 23:46:48 +0200107#undef CONFIG_HARD_I2C /* I2C with hardware support */
Wolfgang Denk2d941de2010-09-10 00:16:19 +0200108#define CONFIG_SOFT_I2C /* I2C bit-banged */
wdenk0608e042004-03-25 19:29:38 +0000109
Heiko Schochere604e402010-07-19 23:46:48 +0200110#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
111#define CONFIG_SYS_I2C_SLAVE 0xFE
wdenk02b11f82004-05-12 22:54:36 +0000112
113#ifdef CONFIG_SOFT_I2C
114/*
115 * Software (bit-bang) I2C driver configuration
116 */
117#define PB_SCL 0x00000020 /* PB 26 */
118#define PB_SDA 0x00000010 /* PB 27 */
119
120#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
121#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
122#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
123#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
124#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
125 else immr->im_cpm.cp_pbdat &= ~PB_SDA
126#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
127 else immr->im_cpm.cp_pbdat &= ~PB_SCL
128#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
129#endif /* CONFIG_SOFT_I2C */
130
wdenk02b11f82004-05-12 22:54:36 +0000131/*-----------------------------------------------------------------------
132 * I2C Configuration
133 */
134
Heiko Schochere604e402010-07-19 23:46:48 +0200135#define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
136#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
wdenk02b11f82004-05-12 22:54:36 +0000137
138/* List of I2C addresses to be verified by POST */
139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define I2C_ADDR_LIST {CONFIG_SYS_I2C_PICIO_ADDR, \
141 CONFIG_SYS_I2C_RTC_ADDR, \
wdenk02b11f82004-05-12 22:54:36 +0000142 }
143
wdenk02b11f82004-05-12 22:54:36 +0000144#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_DISCOVER_PHY
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200147#define CONFIG_MII
wdenk02b11f82004-05-12 22:54:36 +0000148
wdenk56f94be2002-11-05 16:35:14 +0000149/* Define to allow the user to overwrite serial and ethaddr */
150#define CONFIG_ENV_OVERWRITE
wdenk56f94be2002-11-05 16:35:14 +0000151
Jon Loeliger348f2582007-07-08 13:46:18 -0500152/*
153 * Command line configuration.
154 */
155#include <config_cmd_default.h>
156
157#define CONFIG_CMD_DATE
158#define CONFIG_CMD_DHCP
159#define CONFIG_CMD_I2C
160#define CONFIG_CMD_IDE
Heiko Schochere604e402010-07-19 23:46:48 +0200161#define CONFIG_CMD_MII
Jon Loeliger348f2582007-07-08 13:46:18 -0500162#define CONFIG_CMD_NFS
Heiko Schochere604e402010-07-19 23:46:48 +0200163#define CONFIG_CMD_FAT
Jon Loeliger348f2582007-07-08 13:46:18 -0500164#define CONFIG_CMD_SNTP
165
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500166#ifdef CONFIG_POST
167 #define CONFIG_CMD_DIAG
168#endif
wdenk56f94be2002-11-05 16:35:14 +0000169
170/*
171 * Miscellaneous configurable options
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_LONGHELP /* undef to save memory */
174#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger348f2582007-07-08 13:46:18 -0500175#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000177#else
Heiko Schochere604e402010-07-19 23:46:48 +0200178#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000179#endif
Heiko Schochere604e402010-07-19 23:46:48 +0200180/* Print Buffer Size */
181#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
183#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk56f94be2002-11-05 16:35:14 +0000184
Heiko Schochere604e402010-07-19 23:46:48 +0200185#define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */
186#define CONFIG_SYS_MEMTEST_END 0x005C00000 /* 4 ... 92 MB in DRAM */
187#define CONFIG_SYS_ALT_MEMTEST 1
188#define CONFIG_SYS_MEMTEST_SCRATCH 0x90000200 /* using latch as scratch register */
wdenk56f94be2002-11-05 16:35:14 +0000189
Heiko Schochere604e402010-07-19 23:46:48 +0200190#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
wdenk56f94be2002-11-05 16:35:14 +0000191
Heiko Schochere604e402010-07-19 23:46:48 +0200192#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk56f94be2002-11-05 16:35:14 +0000193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
wdenk56f94be2002-11-05 16:35:14 +0000195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_CONSOLE_INFO_QUIET 1
wdenk682011f2003-06-03 23:54:09 +0000197
wdenk56f94be2002-11-05 16:35:14 +0000198/*
199 * Low Level Configuration Settings
200 * (address mappings, register initial values, etc.)
201 * You should know what you are doing if you make changes here.
202 */
203/*-----------------------------------------------------------------------
204 * Internal Memory Mapped Register
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_IMMR 0xFFF00000
wdenk56f94be2002-11-05 16:35:14 +0000207
208/*-----------------------------------------------------------------------
209 * Definitions for initial stack pointer and data area (in DPRAM)
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
212#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
213#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
214#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk56f94be2002-11-05 16:35:14 +0000216
217/*-----------------------------------------------------------------------
218 * Start addresses for the final memory configuration
219 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk56f94be2002-11-05 16:35:14 +0000221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_SDRAM_BASE 0x00000000
223#define CONFIG_SYS_FLASH_BASE 0x40000000
224#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
225#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
226#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk56f94be2002-11-05 16:35:14 +0000227
228/*
229 * For booting Linux, the board info and command line data
230 * have to be in the first 8 MB of memory, since this is
231 * the maximum mapped by the Linux kernel during initialization.
232 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk56f94be2002-11-05 16:35:14 +0000234
235/*-----------------------------------------------------------------------
236 * FLASH organization
237 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
239#define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
wdenk56f94be2002-11-05 16:35:14 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
242#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk56f94be2002-11-05 16:35:14 +0000243
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200244#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200245#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
246#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
247#define CONFIG_ENV_SECT_SIZE 0x10000
wdenk56f94be2002-11-05 16:35:14 +0000248
Heiko Schochere604e402010-07-19 23:46:48 +0200249/*-----------------------------------------------------------------------
250 * Dynamic MTD partition support
251 */
252#define MTDPARTS_DEFAULT "mtdparts=40000000.flash:256k(u-boot)," \
Wolfgang Denk2d941de2010-09-10 00:16:19 +0200253 "64k(env)," \
254 "128k(splash)," \
255 "512k(etc)," \
256 "64k(hw-info)"
Heiko Schochere604e402010-07-19 23:46:48 +0200257
wdenk56f94be2002-11-05 16:35:14 +0000258/*-----------------------------------------------------------------------
259 * Hardware Information Block
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
262#define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */
Heiko Schochere604e402010-07-19 23:46:48 +0200263#define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
264
wdenk56f94be2002-11-05 16:35:14 +0000265/*-----------------------------------------------------------------------
266 * Cache Configuration
267 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger348f2582007-07-08 13:46:18 -0500269#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk56f94be2002-11-05 16:35:14 +0000271#endif
272
273/*-----------------------------------------------------------------------
274 * SYPCR - System Protection Control 11-9
275 * SYPCR can only be written once after reset!
276 *-----------------------------------------------------------------------
277 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk56f94be2002-11-05 16:35:14 +0000280
281/*-----------------------------------------------------------------------
282 * SIUMCR - SIU Module Configuration 11-6
283 *-----------------------------------------------------------------------
284 * PCMCIA config., multi-function pin tri-state
285 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
wdenk56f94be2002-11-05 16:35:14 +0000287
288/*-----------------------------------------------------------------------
289 * TBSCR - Time Base Status and Control 11-26
290 *-----------------------------------------------------------------------
291 * Clear Reference Interrupt Status, Timebase freezing enabled
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk56f94be2002-11-05 16:35:14 +0000294
295/*-----------------------------------------------------------------------
296 * RTCSC - Real-Time Clock Status and Control Register 11-27
297 *-----------------------------------------------------------------------
298 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk56f94be2002-11-05 16:35:14 +0000300
301/*-----------------------------------------------------------------------
302 * PISCR - Periodic Interrupt Status and Control 11-31
303 *-----------------------------------------------------------------------
304 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk56f94be2002-11-05 16:35:14 +0000307
308/*-----------------------------------------------------------------------
309 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
310 *-----------------------------------------------------------------------
311 * Reset PLL lock status sticky bit, timer expired status bit and timer
312 * interrupt status bit
313 *
314 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
wdenk56f94be2002-11-05 16:35:14 +0000317
318/*-----------------------------------------------------------------------
319 * SCCR - System Clock and reset Control Register 15-27
320 *-----------------------------------------------------------------------
321 * Set clock output, timebase and RTC source and divider,
322 * power management and some other internal clocks
323 */
324#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \
wdenk56f94be2002-11-05 16:35:14 +0000326 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
327 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
328 SCCR_DFALCD00)
329
330/*-----------------------------------------------------------------------
331 * PCMCIA stuff
332 *-----------------------------------------------------------------------
333 *
334 */
335
wdenkea909b72002-11-21 23:11:29 +0000336/* KUP4K use both slots, SLOT_A as "primary". */
wdenk0608e042004-03-25 19:29:38 +0000337#define CONFIG_PCMCIA_SLOT_A 1
wdenk56f94be2002-11-05 16:35:14 +0000338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
340#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
341#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
342#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
343#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
344#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
345#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
346#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk56f94be2002-11-05 16:35:14 +0000347
wdenkea909b72002-11-21 23:11:29 +0000348#define PCMCIA_SOCKETS_NO 2
349#define PCMCIA_MEM_WIN_NO 8
wdenk56f94be2002-11-05 16:35:14 +0000350/*-----------------------------------------------------------------------
351 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
352 *-----------------------------------------------------------------------
353 */
354
wdenk0608e042004-03-25 19:29:38 +0000355#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenk56f94be2002-11-05 16:35:14 +0000356
wdenk0608e042004-03-25 19:29:38 +0000357#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
358#define CONFIG_IDE_LED 1 /* LED for ide supported */
wdenk56f94be2002-11-05 16:35:14 +0000359#undef CONFIG_IDE_RESET /* reset for ide not supported */
360
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_IDE_MAXBUS 2
362#define CONFIG_SYS_IDE_MAXDEVICE 4
wdenk56f94be2002-11-05 16:35:14 +0000363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk56f94be2002-11-05 16:35:14 +0000365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE)
wdenkea909b72002-11-21 23:11:29 +0000367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk56f94be2002-11-05 16:35:14 +0000369
370/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk56f94be2002-11-05 16:35:14 +0000372
373/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk56f94be2002-11-05 16:35:14 +0000375
376/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk56f94be2002-11-05 16:35:14 +0000378
wdenk56f94be2002-11-05 16:35:14 +0000379/*-----------------------------------------------------------------------
380 *
381 *-----------------------------------------------------------------------
382 *
383 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_DER 0
wdenk56f94be2002-11-05 16:35:14 +0000385
386/*
387 * Init Memory Controller:
388 *
389 * BR0/1 and OR0/1 (FLASH)
390 */
391#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
392
393/* used to re-map FLASH both when starting from SRAM or FLASH:
394 * restrict access enough to keep SRAM working (if any)
395 * but not too much to meddle with FLASH accesses
396 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
398#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk56f94be2002-11-05 16:35:14 +0000399
400/*
401 * FLASH timing:
402 */
Heiko Schochere604e402010-07-19 23:46:48 +0200403#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_CSNT_SAM | \
404 OR_SCY_5_CLK | OR_EHTR | OR_BI)
wdenk56f94be2002-11-05 16:35:14 +0000405
Heiko Schochere604e402010-07-19 23:46:48 +0200406#define CONFIG_SYS_OR0_REMAP \
407 (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
408#define CONFIG_SYS_OR0_PRELIM \
409 (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
410#define CONFIG_SYS_BR0_PRELIM \
411 ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk56f94be2002-11-05 16:35:14 +0000412
413
wdenk56f94be2002-11-05 16:35:14 +0000414/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk56f94be2002-11-05 16:35:14 +0000416
wdenk56f94be2002-11-05 16:35:14 +0000417/*
418 * Memory Periodic Timer Prescaler
419 *
420 * The Divider for PTA (refresh timer) configuration is based on an
421 * example SDRAM configuration (64 MBit, one bank). The adjustment to
422 * the number of chip selects (NCS) and the actually needed refresh
423 * rate is done by setting MPTPR.
424 *
425 * PTA is calculated from
426 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
427 *
428 * gclk CPU clock (not bus clock!)
429 * Trefresh Refresh cycle * 4 (four word bursts used)
430 *
wdenk0608e042004-03-25 19:29:38 +0000431 * 4096 Rows from SDRAM example configuration
432 * 1000 factor s -> ms
433 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
434 * 4 Number of refresh cycles per period
435 * 64 Refresh cycle in ms per number of rows
wdenk56f94be2002-11-05 16:35:14 +0000436 * --------------------------------------------
437 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
438 *
439 * 50 MHz => 50.000.000 / Divider = 98
440 * 66 Mhz => 66.000.000 / Divider = 129
441 * 80 Mhz => 80.000.000 / Divider = 156
442 */
443#if defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_MAMR_PTA 156
wdenk56f94be2002-11-05 16:35:14 +0000445#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_MAMR_PTA 129
wdenk56f94be2002-11-05 16:35:14 +0000447#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_MAMR_PTA 98
wdenk56f94be2002-11-05 16:35:14 +0000449#endif /*CONFIG_??MHz */
450
451/*
452 * For 16 MBit, refresh rates could be 31.3 us
453 * (= 64 ms / 2K = 125 / quad bursts).
454 * For a simpler initialization, 15.6 us is used instead.
455 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
457 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenk56f94be2002-11-05 16:35:14 +0000458 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_MPTPR 0x400
wdenk56f94be2002-11-05 16:35:14 +0000460
461/*
462 * MAMR settings for SDRAM
463 */
Heiko Schochere604e402010-07-19 23:46:48 +0200464
465/* 8 column SDRAM */
466#define CONFIG_SYS_MAMR_8COL 0x68802114
467/* 9 column SDRAM */
468#define CONFIG_SYS_MAMR_9COL 0x68904114
469
470/*
471 * Chip Selects
472 */
473#define CONFIG_SYS_OR0
474#define CONFIG_SYS_BR0
475
476#define CONFIG_SYS_OR1_8COL 0xFF000A00
477#define CONFIG_SYS_BR1_8COL 0x00000081
478#define CONFIG_SYS_OR2_8COL 0xFE000A00
479#define CONFIG_SYS_BR2_8COL 0x01000081
480#define CONFIG_SYS_OR3_8COL 0xFC000A00
481#define CONFIG_SYS_BR3_8COL 0x02000081
482
483#define CONFIG_SYS_OR1_9COL 0xFE000A00
484#define CONFIG_SYS_BR1_9COL 0x00000081
485#define CONFIG_SYS_OR2_9COL 0xFE000A00
486#define CONFIG_SYS_BR2_9COL 0x02000081
487#define CONFIG_SYS_OR3_9COL 0xFE000A00
488#define CONFIG_SYS_BR3_9COL 0x04000081
489
490#define CONFIG_SYS_OR4 0xFFFF8926
491#define CONFIG_SYS_BR4 0x90000401
492
493#define CONFIG_SYS_OR5 0xFFC007F0 /* EPSON: 4 MB 17 WS or externel TA */
494#define CONFIG_SYS_BR5 0x80080801 /* Start at 0x80080000 */
495
496#define LATCH_ADDR 0x90000200
wdenk56f94be2002-11-05 16:35:14 +0000497
498/*
499 * Internal Definitions
500 *
501 * Boot Flags
502 */
wdenk0608e042004-03-25 19:29:38 +0000503#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk56f94be2002-11-05 16:35:14 +0000504#define BOOTFLAG_WARM 0x02 /* Software reboot */
505
506
507#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
Heiko Schochere604e402010-07-19 23:46:48 +0200508#define CONFIG_AUTOBOOT_STOP_STR "."
509#define CONFIG_SILENT_CONSOLE 1
Wolfgang Denk2d941de2010-09-10 00:16:19 +0200510#define CONFIG_SYS_DEVICE_NULLDEV 1 /* enble null device */
Heiko Schochere604e402010-07-19 23:46:48 +0200511#define CONFIG_VERSION_VARIABLE 1
wdenk56f94be2002-11-05 16:35:14 +0000512
Heiko Schocher8011ec62010-07-19 23:47:08 +0200513/* pass open firmware flat tree */
514#define CONFIG_OF_LIBFDT 1
515#define CONFIG_OF_BOARD_SETUP 1
516
wdenk56f94be2002-11-05 16:35:14 +0000517#endif /* __CONFIG_H */