blob: 69954a81ac2e7dc05c5c2924bb692a97b87faac3 [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
2 * Copyright 2004 Freescale Semiconductor.
Jon Loeligerc934f652006-05-31 13:55:35 -05003 * Jeff Brown
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <ppc_asm.tmpl>
26#include <ppc_defs.h>
27#include <asm/cache.h>
28#include <asm/mmu.h>
29#include <config.h>
30#include <mpc86xx.h>
31
32/*
33 * LAW(Local Access Window) configuration:
34 *
35 * 0x0000_0000 0x7fff_ffff DDR 2G
36 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
37 * 0xa000_0000 0xbfff_ffff PCI2 MEM 512M
38 * 0xc000_0000 0xdfff_ffff RapidIO 512M
Jon Loeligerdebb7352006-04-26 17:58:56 -050039 * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
40 * 0xe300_0000 0xe3ff_ffff PCI2 IO 16M
Jon Loeliger586d1d52006-05-19 13:22:44 -050041 * 0xf800_0000 0xf80f_ffff CCSRBAR 1M
42 * 0xf810_0000 0xf81f_ffff PIXIS 1M
Jon Loeligerdebb7352006-04-26 17:58:56 -050043 * 0xfe00_0000 0xffff_ffff FLASH (boot bank) 32M
44 *
45 * Notes:
46 * CCSRBAR don't need a configured Local Access Window.
47 * If flash is 8M at default position (last 8M), no LAW needed.
48 */
49
50#if !defined(CONFIG_SPD_EEPROM)
51#define LAWBAR1 ((CFG_DDR_SDRAM_BASE>>12) & 0xffffff)
52#define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_DDR1 | (LAWAR_SIZE & LAWAR_SIZE_256M))
53#else
54#define LAWBAR1 0
55#define LAWAR1 ((LAWAR_TRGT_IF_DDR1 | (LAWAR_SIZE & LAWAR_SIZE_512M)) & ~LAWAR_EN)
56#endif
57
58#define LAWBAR2 ((CFG_PCI1_MEM_BASE>>12) & 0xffffff)
59#define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
60
61#define LAWBAR3 ((CFG_PCI2_MEM_BASE>>12) & 0xffffff)
Jon Loeligerdebb7352006-04-26 17:58:56 -050062#define LAWAR3 (~LAWAR_EN & (LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_512M)))
63
64/*
65 * This is not so much the SDRAM map as it is the whole localbus map.
66 */
67#define LAWBAR4 ((0xf8100000>>12) & 0xffffff)
68#define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_2M))
69
70#define LAWBAR5 ((CFG_PCI1_IO_BASE>>12) & 0xffffff)
71#define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_16M))
72
73#define LAWBAR6 ((CFG_PCI2_IO_BASE>>12) & 0xffffff)
Jon Loeligerdebb7352006-04-26 17:58:56 -050074#define LAWAR6 (~LAWAR_EN &( LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_16M)))
75
Jon Loeliger586d1d52006-05-19 13:22:44 -050076#define LAWBAR7 ((0xfe000000 >>12) & 0xffffff)
77#define LAWAR7 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_32M))
Jon Loeligerdebb7352006-04-26 17:58:56 -050078
Jon Loeliger586d1d52006-05-19 13:22:44 -050079#if !defined(CONFIG_SPD_EEPROM)
80#define LAWBAR8 ((CFG_DDR_SDRAM_BASE>>12) & 0xffffff)
81#define LAWAR8 (LAWAR_EN | LAWAR_TRGT_IF_DDR2 | (LAWAR_SIZE & LAWAR_SIZE_256M))
82#else
83#define LAWBAR8 0
84#define LAWAR8 ((LAWAR_TRGT_IF_DDR2 | (LAWAR_SIZE & LAWAR_SIZE_512M)) & ~LAWAR_EN)
85#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -050086
Jon Loeligerc934f652006-05-31 13:55:35 -050087 .section .bootpg, "ax"
Jon Loeligerdebb7352006-04-26 17:58:56 -050088 .globl law_entry
89law_entry:
90 lis r7,CFG_CCSRBAR@h
91 ori r7,r7,CFG_CCSRBAR@l
92
93 addi r4,r7,0
94 addi r5,r7,0
95
96 /* Skip LAWAR0, start at LAWAR1 */
97 lis r6,LAWBAR1@h
98 ori r6,r6,LAWBAR1@l
99 stwu r6, 0xc28(r4)
100
101 lis r6,LAWAR1@h
102 ori r6,r6,LAWAR1@l
103 stwu r6, 0xc30(r5)
104
105 /* LAWBAR2, LAWAR2 */
106 lis r6,LAWBAR2@h
107 ori r6,r6,LAWBAR2@l
108 stwu r6, 0x20(r4)
109
110 lis r6,LAWAR2@h
Jon Loeligerc934f652006-05-31 13:55:35 -0500111 ori r6,r6,LAWAR2@l
112 stwu r6, 0x20(r5)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500113
114 /* LAWBAR3, LAWAR3 */
115 lis r6,LAWBAR3@h
116 ori r6,r6,LAWBAR3@l
117 stwu r6, 0x20(r4)
118
119 lis r6,LAWAR3@h
120 ori r6,r6,LAWAR3@l
121 stwu r6, 0x20(r5)
122
123 /* LAWBAR4, LAWAR4 */
124 lis r6,LAWBAR4@h
125 ori r6,r6,LAWBAR4@l
126 stwu r6, 0x20(r4)
127
Jon Loeligerc934f652006-05-31 13:55:35 -0500128 lis r6,LAWAR4@h
Jon Loeligerdebb7352006-04-26 17:58:56 -0500129 ori r6,r6,LAWAR4@l
130 stwu r6, 0x20(r5)
131 /* LAWBAR5, LAWAR5 */
132 lis r6,LAWBAR5@h
133 ori r6,r6,LAWBAR5@l
134 stwu r6, 0x20(r4)
135
136 lis r6,LAWAR5@h
137 ori r6,r6,LAWAR5@l
138 stwu r6, 0x20(r5)
139
140 /* LAWBAR6, LAWAR6 */
141 lis r6,LAWBAR6@h
142 ori r6,r6,LAWBAR6@l
143 stwu r6, 0x20(r4)
144
145 lis r6,LAWAR6@h
146 ori r6,r6,LAWAR6@l
147 stwu r6, 0x20(r5)
148
149 /* LAWBAR7, LAWAR7 */
150 lis r6,LAWBAR7@h
151 ori r6,r6,LAWBAR7@l
152 stwu r6, 0x20(r4)
153
154 lis r6,LAWAR7@h
155 ori r6,r6,LAWAR7@l
156 stwu r6, 0x20(r5)
157
Jon Loeligerc934f652006-05-31 13:55:35 -0500158 /* LAWBAR8, LAWAR8 */
159 lis r6,LAWBAR8@h
160 ori r6,r6,LAWBAR8@l
161 stwu r6, 0x20(r4)
Jon Loeliger586d1d52006-05-19 13:22:44 -0500162
Jon Loeligerc934f652006-05-31 13:55:35 -0500163 lis r6,LAWAR8@h
164 ori r6,r6,LAWAR8@l
165 stwu r6, 0x20(r5)
Jon Loeliger586d1d52006-05-19 13:22:44 -0500166
Jon Loeligerdebb7352006-04-26 17:58:56 -0500167 blr
168