blob: 6c47cb2b3835314f4eeecbc6470e6daedee65184 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * Michael Barkowski <michael.barkowski@freescale.com>
5 * Based on mpc832xmds file by Dave Liu <daveliu@freescale.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published
9 * by the Free Software Foundation.
10 */
11
12#include <common.h>
Simon Glasscb3ef682019-11-14 12:57:50 -070013#include <eeprom.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060014#include <env.h>
Simon Glass2cf431c2019-11-14 12:57:47 -070015#include <init.h>
Kim Phillips1c274c42007-07-25 19:25:33 -050016#include <ioports.h>
17#include <mpc83xx.h>
18#include <i2c.h>
Kim Phillips1c274c42007-07-25 19:25:33 -050019#include <miiphy.h>
20#include <command.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090021#include <linux/libfdt.h>
Simon Glass3db71102019-11-14 12:57:16 -070022#include <u-boot/crc.h>
Kim Phillips1c274c42007-07-25 19:25:33 -050023#if defined(CONFIG_PCI)
24#include <pci.h>
25#endif
Kim Phillips1c274c42007-07-25 19:25:33 -050026#include <asm/mmu.h>
Kim Phillips1c274c42007-07-25 19:25:33 -050027
Simon Glass088454c2017-03-31 08:40:25 -060028DECLARE_GLOBAL_DATA_PTR;
29
Kim Phillips1c274c42007-07-25 19:25:33 -050030const qe_iop_conf_t qe_iop_conf_tab[] = {
31 /* UCC3 */
32 {1, 0, 1, 0, 1}, /* TxD0 */
33 {1, 1, 1, 0, 1}, /* TxD1 */
34 {1, 2, 1, 0, 1}, /* TxD2 */
35 {1, 3, 1, 0, 1}, /* TxD3 */
36 {1, 9, 1, 0, 1}, /* TxER */
37 {1, 12, 1, 0, 1}, /* TxEN */
38 {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
39
40 {1, 4, 2, 0, 1}, /* RxD0 */
41 {1, 5, 2, 0, 1}, /* RxD1 */
42 {1, 6, 2, 0, 1}, /* RxD2 */
43 {1, 7, 2, 0, 1}, /* RxD3 */
44 {1, 8, 2, 0, 1}, /* RxER */
45 {1, 10, 2, 0, 1}, /* RxDV */
46 {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
47 {1, 11, 2, 0, 1}, /* COL */
48 {1, 13, 2, 0, 1}, /* CRS */
49
50 /* UCC2 */
51 {0, 18, 1, 0, 1}, /* TxD0 */
52 {0, 19, 1, 0, 1}, /* TxD1 */
53 {0, 20, 1, 0, 1}, /* TxD2 */
54 {0, 21, 1, 0, 1}, /* TxD3 */
55 {0, 27, 1, 0, 1}, /* TxER */
56 {0, 30, 1, 0, 1}, /* TxEN */
57 {3, 23, 2, 0, 1}, /* TxCLK->CLK3 */
58
59 {0, 22, 2, 0, 1}, /* RxD0 */
60 {0, 23, 2, 0, 1}, /* RxD1 */
61 {0, 24, 2, 0, 1}, /* RxD2 */
62 {0, 25, 2, 0, 1}, /* RxD3 */
63 {0, 26, 1, 0, 1}, /* RxER */
64 {0, 28, 2, 0, 1}, /* Rx_DV */
65 {3, 21, 2, 0, 1}, /* RxCLK->CLK16 */
66 {0, 29, 2, 0, 1}, /* COL */
67 {0, 31, 2, 0, 1}, /* CRS */
68
69 {3, 4, 3, 0, 2}, /* MDIO */
70 {3, 5, 1, 0, 2}, /* MDC */
71
72 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
73};
74
Kim Phillips1c274c42007-07-25 19:25:33 -050075int fixed_sdram(void);
76
Simon Glassf1683aa2017-04-06 12:47:05 -060077int dram_init(void)
Kim Phillips1c274c42007-07-25 19:25:33 -050078{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Kim Phillips1c274c42007-07-25 19:25:33 -050080 u32 msize = 0;
81
82 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Simon Glass088454c2017-03-31 08:40:25 -060083 return -ENXIO;
Kim Phillips1c274c42007-07-25 19:25:33 -050084
85 /* DDR SDRAM - Main SODIMM */
Mario Six8a81bfd2019-01-21 09:18:15 +010086 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Kim Phillips1c274c42007-07-25 19:25:33 -050087
88 msize = fixed_sdram();
89
Simon Glass088454c2017-03-31 08:40:25 -060090 /* set total bus SDRAM size(bytes) -- DDR */
91 gd->ram_size = msize * 1024 * 1024;
92
93 return 0;
Kim Phillips1c274c42007-07-25 19:25:33 -050094}
95
96/*************************************************************************
97 * fixed sdram init -- doesn't use serial presence detect.
98 ************************************************************************/
99int fixed_sdram(void)
100{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Kim Phillips1c274c42007-07-25 19:25:33 -0500102 u32 msize = 0;
103 u32 ddr_size;
104 u32 ddr_size_log2;
105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106 msize = CONFIG_SYS_DDR_SIZE;
Kim Phillips1c274c42007-07-25 19:25:33 -0500107 for (ddr_size = msize << 20, ddr_size_log2 = 0;
108 (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
109 if (ddr_size & 1) {
110 return -1;
111 }
112 }
113 im->sysconf.ddrlaw[0].ar =
114 LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
116 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
117 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
118 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
119 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
120 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
121 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
122 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
123 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
124 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
125 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
126 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Kim Phillips1c274c42007-07-25 19:25:33 -0500127 __asm__ __volatile__ ("sync");
128 udelay(200);
129
130 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
131 __asm__ __volatile__ ("sync");
132 return msize;
133}
134
135int checkboard(void)
136{
137 puts("Board: Freescale MPC8323ERDB\n");
138 return 0;
139}
140
141static struct pci_region pci_regions[] = {
142 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 bus_start: CONFIG_SYS_PCI1_MEM_BASE,
144 phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
145 size: CONFIG_SYS_PCI1_MEM_SIZE,
Kim Phillips1c274c42007-07-25 19:25:33 -0500146 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
147 },
148 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149 bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
150 phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
151 size: CONFIG_SYS_PCI1_MMIO_SIZE,
Kim Phillips1c274c42007-07-25 19:25:33 -0500152 flags: PCI_REGION_MEM
153 },
154 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155 bus_start: CONFIG_SYS_PCI1_IO_BASE,
156 phys_start: CONFIG_SYS_PCI1_IO_PHYS,
157 size: CONFIG_SYS_PCI1_IO_SIZE,
Kim Phillips1c274c42007-07-25 19:25:33 -0500158 flags: PCI_REGION_IO
159 }
160};
161
162void pci_init_board(void)
163{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
Kim Phillips1c274c42007-07-25 19:25:33 -0500165 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
166 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
167 struct pci_region *reg[] = { pci_regions };
168
169 /* Enable all 3 PCI_CLK_OUTPUTs. */
170 clk->occr |= 0xe0000000;
171
172 /* Configure PCI Local Access Windows */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
Kim Phillips1c274c42007-07-25 19:25:33 -0500174 pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
Kim Phillips1c274c42007-07-25 19:25:33 -0500177 pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
178
Peter Tyser6aa3d3b2010-09-14 19:13:50 -0500179 mpc83xx_pci_init(1, reg);
Kim Phillips1c274c42007-07-25 19:25:33 -0500180}
181
182#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600183int ft_board_setup(void *blob, bd_t *bd)
Kim Phillips1c274c42007-07-25 19:25:33 -0500184{
Kim Phillips1c274c42007-07-25 19:25:33 -0500185 ft_cpu_setup(blob, bd);
Kim Phillips1c274c42007-07-25 19:25:33 -0500186#ifdef CONFIG_PCI
187 ft_pci_setup(blob, bd);
188#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600189
190 return 0;
Kim Phillips1c274c42007-07-25 19:25:33 -0500191}
Kim Phillips3fde9e82007-08-15 22:30:33 -0500192#endif
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#if defined(CONFIG_SYS_I2C_MAC_OFFSET)
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400195int mac_read_from_eeprom(void)
196{
197 uchar buf[28];
198 char str[18];
199 int i = 0;
200 unsigned int crc = 0;
201 unsigned char enetvar[32];
202
203 /* Read MAC addresses from EEPROM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, CONFIG_SYS_I2C_MAC_OFFSET, buf, 28)) {
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400205 printf("\nEEPROM @ 0x%02x read FAILED!!!\n",
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206 CONFIG_SYS_I2C_EEPROM_ADDR);
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400207 } else {
Wolfgang Denkf4ea9f82013-07-14 19:42:40 +0200208 uint32_t crc_buf;
209
210 memcpy(&crc_buf, &buf[24], sizeof(uint32_t));
211
212 if (crc32(crc, buf, 24) == crc_buf) {
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400213 printf("Reading MAC from EEPROM\n");
214 for (i = 0; i < 4; i++) {
215 if (memcmp(&buf[i * 6], "\0\0\0\0\0\0", 6)) {
216 sprintf(str,
217 "%02X:%02X:%02X:%02X:%02X:%02X",
218 buf[i * 6], buf[i * 6 + 1],
219 buf[i * 6 + 2], buf[i * 6 + 3],
220 buf[i * 6 + 4], buf[i * 6 + 5]);
221 sprintf((char *)enetvar,
222 i ? "eth%daddr" : "ethaddr", i);
Simon Glass382bee52017-08-03 12:22:09 -0600223 env_set((char *)enetvar, str);
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400224 }
225 }
226 }
227 }
228 return 0;
229}
230#endif /* CONFIG_I2C_MAC_OFFSET */