blob: 11baec8a8f2d0d736ed8a20b9c837d9bce1c8e28 [file] [log] [blame]
Mike Frysingercb4b5e82008-10-12 23:08:03 -04001/*
2 * U-boot - Configuration file for BF537 PNAV board
3 */
4
5#ifndef __CONFIG_BF537_PNAV_H__
6#define __CONFIG_BF537_PNAV_H__
7
8#include <asm/blackfin-config-pre.h>
9
10
11/*
12 * Processor Settings
13 */
14#define CONFIG_BFIN_CPU bf537-0.2
15#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
16
17
18/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 24576000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
33#define CONFIG_VCO_MULT 20
34/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 4
40
41
42/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 10
46#define CONFIG_MEM_SIZE 64
47
48#define CONFIG_EBIU_SDRRC_VAL 0x3b7
49#define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
50
51#define CONFIG_EBIU_AMGCTL_VAL 0xFF
52#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB033B0
53#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
54
55#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
56#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
57
58
59/*
60 * Network Settings
61 */
62#ifndef __ADSPBF534__
63#define ADI_CMDS_NETWORK 1
64#define CONFIG_BFIN_MAC
65#define CONFIG_RMII
66#define CONFIG_NET_MULTI 1
67#endif
68#define CONFIG_HOSTNAME bf537-pnav
69/* Uncomment next line to use fixed MAC address */
70/* #define CONFIG_ETHADDR 02:80:ad:24:21:18 */
71
72
73/*
74 * Flash Settings
75 */
76#define CONFIG_FLASH_CFI_DRIVER
77#define CONFIG_SYS_FLASH_BASE 0x20000000
78#define CONFIG_SYS_FLASH_CFI
79#define CONFIG_SYS_MAX_FLASH_BANKS 1
80#define CONFIG_SYS_MAX_FLASH_SECT 71
81
82
83/*
84 * SPI Settings
85 */
86#define CONFIG_BFIN_SPI
87#define CONFIG_ENV_SPI_MAX_HZ 30000000
88#define CONFIG_SF_DEFAULT_HZ 30000000
89#define CONFIG_SPI_FLASH
90#define CONFIG_SPI_FLASH_STMICRO
91
92
93/*
94 * Env Storage Settings
95 */
96#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
97#define ENV_IS_EMBEDDED_CUSTOM
98#define CONFIG_ENV_IS_IN_SPI_FLASH
99#define CONFIG_ENV_OFFSET 0x4000
100#else
101#define ENV_IS_EMBEDDED
102#define CONFIG_ENV_IS_IN_FLASH 1
103#define CONFIG_ENV_ADDR 0x20004000
104#define CONFIG_ENV_OFFSET 0x4000
105#endif
106#define CONFIG_ENV_SIZE 0x1000
107#define CONFIG_ENV_SECT_SIZE 0x2000
108
109
110/*
111 * NAND Settings
112 */
113#define CONFIG_NAND_PLAT
114
115#define CONFIG_SYS_NAND_BASE 0x20100000
116#define CONFIG_SYS_MAX_NAND_DEVICE 1
117
118#define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
119#define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
120#define BFIN_NAND_READY PF12
121#define BFIN_NAND_WRITE(addr, cmd) \
122 do { \
123 bfin_write8(addr, cmd); \
124 SSYNC(); \
125 } while (0)
126
127#define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
128#define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
129#define NAND_PLAT_DEV_READY(chip) (bfin_read_PORTHIO() & BFIN_NAND_READY)
130#define NAND_PLAT_INIT() \
131 do { \
132 bfin_write_PORTH_FER(bfin_read_PORTH_FER() & ~BFIN_NAND_READY); \
133 bfin_write_PORTHIO_DIR(bfin_read_PORTHIO_DIR() & ~BFIN_NAND_READY); \
134 bfin_write_PORTHIO_INEN(bfin_read_PORTHIO_INEN() | BFIN_NAND_READY); \
135 } while (0)
136
137
138/*
139 * I2C settings
140 */
141#define CONFIG_BFIN_TWI_I2C 1
142#define CONFIG_HARD_I2C 1
143#define CONFIG_SYS_I2C_SPEED 50000
144#define CONFIG_SYS_I2C_SLAVE 0
145
146
147/*
148 * Misc Settings
149 */
150#define CONFIG_BAUDRATE 115200
151#define CONFIG_MISC_INIT_R
152#define CONFIG_RTC_BFIN
153#define CONFIG_UART_CONSOLE 0
154
155/* JFFS Partition offset set */
156#define CONFIG_SYS_JFFS2_FIRST_BANK 0
157#define CONFIG_SYS_JFFS2_NUM_BANKS 1
158/* 512k reserved for u-boot */
159#define CONFIG_SYS_JFFS2_FIRST_SECTOR 15
160
161#define CONFIG_BOOTCOMMAND "run nandboot"
162#define CONFIG_BOOTARGS_ROOT "/dev/mtdblock1 rw rootfstype=yaffs"
163
164
165/*
166 * Pull in common ADI header for remaining command/environment setup
167 */
168#include <configs/bfin_adi_common.h>
169
170#include <asm/blackfin-config-post.h>
171
172#endif