blob: 88695002deb5bdaabcb89731ae4ecc36b03a6126 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ying Zhangc9e1f582014-01-24 15:50:09 +08002/* Copyright 2013 Freescale Semiconductor, Inc.
Ying Zhangc9e1f582014-01-24 15:50:09 +08003 */
4
5#include <common.h>
Simon Glassd96c2602019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glass24b852a2015-11-08 23:47:45 -07007#include <console.h>
Simon Glass4bfd1f52019-08-01 09:46:43 -06008#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -06009#include <env_internal.h>
Simon Glass94133872019-12-28 10:44:45 -070010#include <init.h>
Ying Zhangc9e1f582014-01-24 15:50:09 +080011#include <ns16550.h>
12#include <malloc.h>
13#include <mmc.h>
14#include <nand.h>
15#include <i2c.h>
16#include <fsl_esdhc.h>
17#include <spi_flash.h>
Simon Glass401d1c42020-10-30 21:38:53 -060018#include <asm/global_data.h>
Simon Glassea022a32016-09-24 18:20:10 -060019#include "../common/spl.h"
Ying Zhangc9e1f582014-01-24 15:50:09 +080020
21DECLARE_GLOBAL_DATA_PTR;
22
Tom Rinia7e8c152014-02-25 12:44:13 -050023phys_size_t get_effective_memsize(void)
Ying Zhangc9e1f582014-01-24 15:50:09 +080024{
25 return CONFIG_SYS_L2_SIZE;
26}
27
28void board_init_f(ulong bootflag)
29{
30 u32 plat_ratio;
31 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
Jaiprakash Singh39b0bbb2015-03-20 19:28:27 -070032 struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
Ying Zhangc9e1f582014-01-24 15:50:09 +080033
34 console_init_f();
35
36 /* Clock configuration to access CPLD using IFC(GPCM) */
Jaiprakash Singh39b0bbb2015-03-20 19:28:27 -070037 setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
Ying Zhangc9e1f582014-01-24 15:50:09 +080038
York Sun76016862016-11-16 13:30:06 -080039#ifdef CONFIG_TARGET_P1010RDB_PB
Ying Zhangc9e1f582014-01-24 15:50:09 +080040 setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_GPIO01_DRVVBUS);
41#endif
42
43 /* initialize selected port with appropriate baud rate */
44 plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
45 plat_ratio >>= 1;
Tom Rini2f8a6db2021-12-14 13:36:40 -050046 gd->bus_clk = get_board_sys_clk() * plat_ratio;
Ying Zhangc9e1f582014-01-24 15:50:09 +080047
Simon Glass2d6bf752020-12-22 19:30:19 -070048 ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1,
Ying Zhangc9e1f582014-01-24 15:50:09 +080049 gd->bus_clk / 16 / CONFIG_BAUDRATE);
50
51#ifdef CONFIG_SPL_MMC_BOOT
52 puts("\nSD boot...\n");
53#elif defined(CONFIG_SPL_SPI_BOOT)
54 puts("\nSPI Flash boot...\n");
55#endif
56 /* copy code to RAM and jump to it - this should not return */
57 /* NOTE - code has to be copied out of NAND buffer before
58 * other blocks can be read.
59 */
Tom Rini55cf8602022-05-26 16:59:30 -040060 relocate_code(CONFIG_VAL(RELOC_STACK), 0, CONFIG_SPL_RELOC_TEXT_BASE);
Ying Zhangc9e1f582014-01-24 15:50:09 +080061}
62
63void board_init_r(gd_t *gd, ulong dest_addr)
64{
65 /* Pointer is writable since we allocated a register for it */
Tom Rini7f2c91e2022-05-27 16:19:05 -040066 gd = (gd_t *)CONFIG_VAL(GD_ADDR);
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +090067 struct bd_info *bd;
Ying Zhangc9e1f582014-01-24 15:50:09 +080068
69 memset(gd, 0, sizeof(gd_t));
Tom Rini7f2c91e2022-05-27 16:19:05 -040070 bd = (struct bd_info *)(CONFIG_VAL(GD_ADDR) + sizeof(gd_t));
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +090071 memset(bd, 0, sizeof(struct bd_info));
Ying Zhangc9e1f582014-01-24 15:50:09 +080072 gd->bd = bd;
Ying Zhangc9e1f582014-01-24 15:50:09 +080073
Simon Glasscbcbf712017-01-23 13:31:22 -070074 arch_cpu_init();
Ying Zhangc9e1f582014-01-24 15:50:09 +080075 get_clocks();
Tom Rini55cf8602022-05-26 16:59:30 -040076 mem_malloc_init(CONFIG_VAL(RELOC_MALLOC_ADDR),
77 CONFIG_VAL(RELOC_MALLOC_SIZE));
Sumit Garged4708a2016-05-25 12:41:48 -040078 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Ying Zhangc9e1f582014-01-24 15:50:09 +080079
80#ifndef CONFIG_SPL_NAND_BOOT
81 env_init();
82#endif
83#ifdef CONFIG_SPL_MMC_BOOT
84 mmc_initialize(bd);
85#endif
86
87 /* relocate environment function pointers etc. */
88#ifdef CONFIG_SPL_NAND_BOOT
89 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -050090 (uchar *)SPL_ENV_ADDR);
91 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass203e94f2017-08-03 12:21:56 -060092 gd->env_valid = ENV_VALID;
Ying Zhangc9e1f582014-01-24 15:50:09 +080093#else
94 env_relocate();
95#endif
96
97 i2c_init_all();
98
Simon Glassf1683aa2017-04-06 12:47:05 -060099 dram_init();
Ying Zhangc9e1f582014-01-24 15:50:09 +0800100#ifdef CONFIG_SPL_NAND_BOOT
101 puts("\nTertiary program loader running in sram...");
102#else
103 puts("\nSecond program loader running in sram...");
104#endif
105
106#ifdef CONFIG_SPL_MMC_BOOT
107 mmc_boot();
108#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassea022a32016-09-24 18:20:10 -0600109 fsl_spi_boot();
Ying Zhangc9e1f582014-01-24 15:50:09 +0800110#elif defined(CONFIG_SPL_NAND_BOOT)
111 nand_boot();
112#endif
113}