blob: 7e45d3587979eba6578f35a5dcad6d04d72e7e4c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wang2ee03c62012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glass1af3c7f2020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060022
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060024
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060025#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
26
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060028
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060029#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
32# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060033# define FECDUPLEX FULL
34# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060036#endif
37
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060038/* I2C */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060039
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060040#ifdef CONFIG_MCFFEC
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060041# define CONFIG_IPADDR 192.162.1.2
42# define CONFIG_NETMASK 255.255.255.0
43# define CONFIG_SERVERIP 192.162.1.1
44# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060045#endif /* FEC_ENET */
46
Mario Six5bc05432018-03-28 14:38:20 +020047#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060048#define CONFIG_EXTRA_ENV_SETTINGS \
49 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020050 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060051 "u-boot=u-boot.bin\0" \
52 "load=tftp ${loadaddr) ${u-boot}\0" \
53 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080054 "prog=prot off 0 3ffff;" \
55 "era 0 3ffff;" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060056 "cp.b ${loadaddr} 0 ${filesize};" \
57 "save\0" \
58 ""
59
60#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_CLK 80000000
63#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060068
69/*
70 * Low Level Configuration Settings
71 * (address mappings, register initial values, etc.)
72 * You should know what you are doing if you make changes here.
73 */
74/*-----------------------------------------------------------------------
75 * Definitions for initial stack pointer and data area (in DPRAM)
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020078#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_RAM_CTRL 0x221
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060080
81/*-----------------------------------------------------------------------
82 * Start addresses for the final memory configuration
83 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060085 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_SDRAM_BASE 0x40000000
87#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
88#define CONFIG_SYS_SDRAM_CFG1 0x53722730
89#define CONFIG_SYS_SDRAM_CFG2 0x56670000
90#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
91#define CONFIG_SYS_SDRAM_EMOD 0x40010000
92#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060095
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060096/*
97 * For booting Linux, the board info and command line data
98 * have to be in the first 8 MB of memory, since this is
99 * the maximum mapped by the Linux kernel during initialization ??
100 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000102#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600103
104/*-----------------------------------------------------------------------
105 * FLASH organization
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600110#endif
111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112# define CONFIG_SYS_MAX_NAND_DEVICE 1
113# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
114# define CONFIG_SYS_NAND_SIZE 1
115# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600116# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600119
120/* Configuration for environment
121 * Environment is embedded in u-boot in the second sector of the flash
122 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600123
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200124#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -0600125 . = DEFINED(env_offset) ? env_offset : .; \
126 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200127
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600128/*-----------------------------------------------------------------------
129 * Cache Configuration
130 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600131
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600132#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200133 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600134#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200135 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600136#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
137#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
138 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
139 CF_ACR_EN | CF_ACR_SM_ALL)
140#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
141 CF_CACR_DCM_P)
142
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600143/*-----------------------------------------------------------------------
144 * Chipselect bank definitions
145 */
146/*
147 * CS0 - NOR Flash 1, 2, 4, or 8MB
148 * CS1 - CompactFlash and registers
149 * CS2 - NAND Flash 16, 32, or 64MB
150 * CS3 - Available
151 * CS4 - Available
152 * CS5 - Available
153 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_CS0_BASE 0
155#define CONFIG_SYS_CS0_MASK 0x007f0001
156#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_CS1_BASE 0x10000000
159#define CONFIG_SYS_CS1_MASK 0x001f0001
160#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_CS2_BASE 0x20000000
Tom Riniac28e202022-03-24 17:17:57 -0400163#define CONFIG_SYS_CS2_MASK (16 << 20)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600165
166#endif /* _M5373EVB_H */