blob: 8438b9325b0b3a850cefb69c162d41cf8c70f26c [file] [log] [blame]
wdenk9d46ea42005-03-14 23:56:42 +00001/*
2 * Copyright 2005 DENX Software Engineering
wdenk414eec32005-04-02 22:37:54 +00003 * Wolfgang Denk <wd@denx.de>
wdenk9d46ea42005-03-14 23:56:42 +00004 * Copyright 2004 Freescale Semiconductor.
5 * (C) Copyright 2002,2003 Motorola,Inc.
6 * Xianghua Xiao <X.Xiao@motorola.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * TQM8540 board configuration file
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8540 1 /* MPC8540 specific */
42#define CONFIG_TQM8540 1 /* TQM8540 board specific */
43
44#undef CONFIG_PCI
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk9d46ea42005-03-14 23:56:42 +000046#undef CONFIG_DDR_ECC /* only for ECC DDR module */
47#define CONFIG_DDR_DLL /* possible DLL fix needed */
48#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
49
wdenk9d46ea42005-03-14 23:56:42 +000050/*
51 * sysclk for MPC85xx
52 *
53 * Two valid values are:
54 * 33000000
55 * 66000000
56 *
57 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
58 * is likely the desired value here, so that is now the default.
59 * The board, however, can run at 66MHz. In any event, this value
60 * must match the settings of some switches. Details can be found
61 * in the README.mpc85xxads.
62 */
63
64#ifndef CONFIG_SYS_CLK_FREQ
65#define CONFIG_SYS_CLK_FREQ 33000000
66#endif
67
wdenk9d46ea42005-03-14 23:56:42 +000068/*
69 * These can be toggled for performance analysis, otherwise use default.
70 */
71#define CONFIG_L2_CACHE /* toggle L2 cache */
72#define CONFIG_BTB /* toggle branch predition */
73#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
74
75#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
76
77#undef CFG_DRAM_TEST /* memory test, takes time */
78#define CFG_MEMTEST_START 0x00000000 /* memtest region */
79#define CFG_MEMTEST_END 0x10000000
80
wdenk9d46ea42005-03-14 23:56:42 +000081/*
82 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
85#define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
wdenkf5c5ef42005-04-05 16:26:47 +000086#define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
wdenk9d46ea42005-03-14 23:56:42 +000087#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
88
wdenk9d46ea42005-03-14 23:56:42 +000089/*
90 * DDR Setup
91 */
92#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
93#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
94
95#if defined(CONFIG_SPD_EEPROM)
96 /*
97 * Determine DDR configuration from I2C interface.
98 */
99 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
100
101#else
102 /*
103 * Manually set up DDR parameters
104 */
105 #define CFG_SDRAM_SIZE 512 /* DDR is 256MB */
106 #define CFG_DDR_CS0_BNDS 0x0000001f /* 0-256MB */
107 #define CFG_DDR_CS0_CONFIG 0x80000102
108 #define CFG_DDR_TIMING_1 0x47445331
109 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
110 #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
111 #define CFG_DDR_MODE 0x40020062 /* DLL,normal,seq,4/2.5 */
112 #define CFG_DDR_INTERVAL 0x05160100 /* autocharge,no open page */
113#endif
114
wdenk9d46ea42005-03-14 23:56:42 +0000115/*
116 * Flash on the Local Bus
117 */
118#define CFG_LBC_FLASH_BASE 0xfe000000 /* Localbus SDRAM */
119#define CFG_LBC_FLASH_SIZE 32 /* LBC SDRAM is 32MB */
120
121#define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH 32M */
122#define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
123
124#define CFG_OR0_PRELIM 0xfe000040 /* 32MB Flash */
125#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
126#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
127#undef CFG_FLASH_CHECKSUM
128#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
129#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
130
131#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
132
133#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
134#define CFG_RAMBOOT
135#else
136#undef CFG_RAMBOOT
137#endif
138
139#define CFG_FLASH_CFI_DRIVER
140#define CFG_FLASH_CFI
141#define CFG_FLASH_EMPTY_INFO
142
wdenk9d46ea42005-03-14 23:56:42 +0000143#define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
144#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
145#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
146#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
147
148/*
149 * LSDMR masks
150 */
151#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
152#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
153#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
154#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
155#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
156#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
157#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
158#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
159#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
160#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
161#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
162#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
163#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
164#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
165#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
166
167#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
168#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
169#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
170#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
171#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
172#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
173#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
174#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
175
176#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
177 | CFG_LBC_LSDMR_RFCR5 \
178 | CFG_LBC_LSDMR_PRETOACT3 \
179 | CFG_LBC_LSDMR_ACTTORW3 \
180 | CFG_LBC_LSDMR_BL8 \
181 | CFG_LBC_LSDMR_WRC2 \
182 | CFG_LBC_LSDMR_CL3 \
183 | CFG_LBC_LSDMR_RFEN \
184 )
185
186/*
187 * SDRAM Controller configuration sequence.
188 */
189#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
190 | CFG_LBC_LSDMR_OP_PCHALL)
191#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
192 | CFG_LBC_LSDMR_OP_ARFRSH)
193#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
194 | CFG_LBC_LSDMR_OP_ARFRSH)
195#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
196 | CFG_LBC_LSDMR_OP_MRW)
197#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
198 | CFG_LBC_LSDMR_OP_NORMAL)
199
200#define CONFIG_L1_INIT_RAM
201#define CFG_INIT_RAM_LOCK 1
202#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
203#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
204
205#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
206#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
207#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
208
209#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
210#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
211
212/* Serial Port */
213#define CONFIG_CONS_INDEX 1
214#undef CONFIG_SERIAL_SOFTWARE_FIFO
215#define CFG_NS16550
216#define CFG_NS16550_SERIAL
217#define CFG_NS16550_REG_SIZE 1
218#define CFG_NS16550_CLK get_bus_freq(0)
219
220#define CFG_BAUDRATE_TABLE \
221 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
222
223#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
224#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
225
226/* Use the HUSH parser */
227#define CFG_HUSH_PARSER
228#ifdef CFG_HUSH_PARSER
229#define CFG_PROMPT_HUSH_PS2 "> "
230#endif
231
232/* I2C */
233#define CONFIG_HARD_I2C /* I2C with hardware support*/
234#undef CONFIG_SOFT_I2C /* I2C bit-banged */
235#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
236#define CFG_I2C_SLAVE 0x7F
237#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
238
239/* RapidIO MMU */
240#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
241#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
242#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
243
244/*
245 * General PCI
246 * Addresses are mapped 1-1.
247 */
248#define CFG_PCI1_MEM_BASE 0x80000000
249#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
250#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
251#define CFG_PCI1_IO_BASE 0xe2000000
252#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
253#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
254
255#if defined(CONFIG_PCI)
256
257#define CONFIG_NET_MULTI
258#define CONFIG_PCI_PNP /* do pci plug-and-play */
259
260#undef CONFIG_EEPRO100
261#undef CONFIG_TULIP
262
263#if !defined(CONFIG_PCI_PNP)
264 #define PCI_ENET0_IOADDR 0xe0000000
265 #define PCI_ENET0_MEMADDR 0xe0000000
266 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
267#endif
268
269#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
270#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
271
272#endif /* CONFIG_PCI */
273
274
275#if defined(CONFIG_TSEC_ENET)
276
277#ifndef CONFIG_NET_MULTI
278#define CONFIG_NET_MULTI 1
279#endif
280
281#define CONFIG_MII 1 /* MII PHY management */
wdenkd44e14b2005-05-10 15:51:35 +0000282#define CONFIG_MPC85XX_TSEC1 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500283#define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
wdenk9d46ea42005-03-14 23:56:42 +0000284#define CONFIG_MPC85XX_TSEC2 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500285#define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
wdenk9d46ea42005-03-14 23:56:42 +0000286#define TSEC1_PHY_ADDR 0
287#define TSEC2_PHY_ADDR 1
288#define TSEC1_PHYIDX 0
289#define TSEC2_PHYIDX 0
290
wdenk3dd7f0f2005-04-04 23:43:44 +0000291#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500292#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenkd44e14b2005-05-10 15:51:35 +0000293#define FEC_PHY_ADDR 2
wdenk9d46ea42005-03-14 23:56:42 +0000294#define FEC_PHYIDX 0
295
wdenkd44e14b2005-05-10 15:51:35 +0000296#define CONFIG_HAS_ETH1
297#define CONFIG_HAS_ETH2
298
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500299/* Options are TSEC[0-1], FEC */
300#define CONFIG_ETHPRIME "TSEC1"
wdenk9d46ea42005-03-14 23:56:42 +0000301
302#endif /* CONFIG_TSEC_ENET */
303
304
305/*
306 * Environment
307 */
308#ifndef CFG_RAMBOOT
309 #define CFG_ENV_IS_IN_FLASH 1
310 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x20000)
311 #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
312 #define CFG_ENV_SIZE 0x2000
wdenk6c9e7892005-03-15 22:56:53 +0000313 #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET-CFG_ENV_SECT_SIZE)
314 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
wdenk9d46ea42005-03-14 23:56:42 +0000315#else
316 #define CFG_NO_FLASH 1 /* Flash is not usable now */
317 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
318 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
319 #define CFG_ENV_SIZE 0x2000
320#endif
321
322#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
323#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
324
wdenk414eec32005-04-02 22:37:54 +0000325#define CONFIG_TIMESTAMP /* Print image info with timestamp */
326
wdenk9d46ea42005-03-14 23:56:42 +0000327#if defined(CFG_RAMBOOT)
wdenk414eec32005-04-02 22:37:54 +0000328# define CONFIG_CMD_PRIV (CONFIG_CMD_DFL & ~(CFG_CMD_ENV | CFG_CMD_LOADS))
wdenk9d46ea42005-03-14 23:56:42 +0000329#else
wdenk414eec32005-04-02 22:37:54 +0000330# define CONFIG_CMD_PRIV (CONFIG_CMD_DFL | \
331 CFG_CMD_DHCP | \
332 CFG_CMD_NFS | \
333 CFG_CMD_SNTP )
wdenk9d46ea42005-03-14 23:56:42 +0000334#endif
335
wdenk414eec32005-04-02 22:37:54 +0000336#if defined(CONFIG_PCI)
337# define ADD_PCI_CMD (CFG_CMD_PCI)
338#else
339# define ADD_PCI_CMD 0
340#endif
341
342#define CONFIG_COMMANDS (CONFIG_CMD_PRIV | \
343 ADD_PCI_CMD | \
wdenkf5c5ef42005-04-05 16:26:47 +0000344 CFG_CMD_I2C | \
345 CFG_CMD_PING )
wdenk9d46ea42005-03-14 23:56:42 +0000346#include <cmd_confdefs.h>
347
348#undef CONFIG_WATCHDOG /* watchdog disabled */
349
350/*
351 * Miscellaneous configurable options
352 */
353#define CFG_LONGHELP /* undef to save memory */
354#define CFG_LOAD_ADDR 0x2000000 /* default load address */
355#define CFG_PROMPT "=> " /* Monitor Command Prompt */
356
357#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
358 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
359#else
360 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
361#endif
362
363#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
364#define CFG_MAXARGS 16 /* max number of command args */
365#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
366#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
367
368/*
369 * For booting Linux, the board info and command line data
370 * have to be in the first 8 MB of memory, since this is
371 * the maximum mapped by the Linux kernel during initialization.
372 */
373#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
374
375/* Cache Configuration */
376#define CFG_DCACHE_SIZE 32768
377#define CFG_CACHELINE_SIZE 32
378#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
379#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
380#endif
381
382/*
383 * Internal Definitions
384 *
385 * Boot Flags
386 */
387#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
388#define BOOTFLAG_WARM 0x02 /* Software reboot */
389
390#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
391#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
392#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
393#endif
394
395
396#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
397
398#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
399
400#define CONFIG_BAUDRATE 115200
401
402#define CONFIG_PREBOOT "echo;" \
403 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
404 "echo"
405
406#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
407
408#define CONFIG_EXTRA_ENV_SETTINGS \
409 "netdev=eth0\0" \
410 "consdev=ttyS0\0" \
411 "nfsargs=setenv bootargs root=/dev/nfs rw " \
412 "nfsroot=$serverip:$rootpath\0" \
413 "ramargs=setenv bootargs root=/dev/ram rw\0" \
414 "addip=setenv bootargs $bootargs " \
415 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
416 ":$hostname:$netdev:off panic=1\0" \
417 "addcons=setenv bootargs $bootargs " \
418 "console=$consdev,$baudrate\0" \
419 "flash_nfs=run nfsargs addip addcons;" \
420 "bootm $kernel_addr\0" \
421 "flash_self=run ramargs addip addcons;" \
422 "bootm $kernel_addr $ramdisk_addr\0" \
423 "net_nfs=tftp $loadaddr $bootfile;" \
424 "run nfsargs addip addcons;bootm\0" \
425 "rootpath=/opt/eldk/ppc_85xx\0" \
426 "bootfile=/tftpboot/tqm8540/uImage\0" \
wdenk911d08f2005-03-15 00:26:31 +0000427 "kernel_addr=FE000000\0" \
428 "ramdisk_addr=FE100000\0" \
wdenk9d46ea42005-03-14 23:56:42 +0000429 ""
430#define CONFIG_BOOTCOMMAND "run flash_self"
431
432#endif /* __CONFIG_H */