Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2010-2011 Freescale Semiconductor, Inc. |
| 4 | * Author: Dipen Dudhat <dipen.dudhat@freescale.com> |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
York Sun | 0b66513 | 2013-10-22 12:39:02 -0700 | [diff] [blame] | 8 | #include <fsl_ifc.h> |
Simon Glass | e6f6f9e | 2020-05-10 11:39:58 -0600 | [diff] [blame] | 9 | #include <part.h> |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 10 | |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 11 | #ifdef CONFIG_TFABOOT |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 12 | struct ifc_regs ifc_cfg_default_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = { |
| 13 | { |
| 14 | "cs0", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 15 | #if defined(CFG_SYS_CSPR0) && defined(CFG_SYS_CSOR0) |
| 16 | CFG_SYS_CSPR0, |
| 17 | #ifdef CFG_SYS_CSPR0_EXT |
| 18 | CFG_SYS_CSPR0_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 19 | #else |
| 20 | 0, |
| 21 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 22 | #ifdef CFG_SYS_AMASK0 |
| 23 | CFG_SYS_AMASK0, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 24 | #else |
| 25 | 0, |
| 26 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 27 | CFG_SYS_CSOR0, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 28 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 29 | CFG_SYS_CS0_FTIM0, |
| 30 | CFG_SYS_CS0_FTIM1, |
| 31 | CFG_SYS_CS0_FTIM2, |
| 32 | CFG_SYS_CS0_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 33 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 34 | #ifdef CFG_SYS_CSOR0_EXT |
| 35 | CFG_SYS_CSOR0_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 36 | #else |
| 37 | 0, |
| 38 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #ifdef CFG_SYS_CSPR0_FINAL |
| 40 | CFG_SYS_CSPR0_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 41 | #else |
| 42 | 0, |
| 43 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 44 | #ifdef CFG_SYS_AMASK0_FINAL |
| 45 | CFG_SYS_AMASK0_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 46 | #else |
| 47 | 0, |
| 48 | #endif |
| 49 | #endif |
| 50 | }, |
| 51 | |
| 52 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 2 |
| 53 | { |
| 54 | "cs1", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 55 | #if defined(CFG_SYS_CSPR1) && defined(CFG_SYS_CSOR1) |
| 56 | CFG_SYS_CSPR1, |
| 57 | #ifdef CFG_SYS_CSPR1_EXT |
| 58 | CFG_SYS_CSPR1_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 59 | #else |
| 60 | 0, |
| 61 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 62 | #ifdef CFG_SYS_AMASK1 |
| 63 | CFG_SYS_AMASK1, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 64 | #else |
| 65 | 0, |
| 66 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 67 | CFG_SYS_CSOR1, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 68 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 69 | CFG_SYS_CS1_FTIM0, |
| 70 | CFG_SYS_CS1_FTIM1, |
| 71 | CFG_SYS_CS1_FTIM2, |
| 72 | CFG_SYS_CS1_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 73 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 74 | #ifdef CFG_SYS_CSOR1_EXT |
| 75 | CFG_SYS_CSOR1_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 76 | #else |
| 77 | 0, |
| 78 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 79 | #ifdef CFG_SYS_CSPR1_FINAL |
| 80 | CFG_SYS_CSPR1_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 81 | #else |
| 82 | 0, |
| 83 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 84 | #ifdef CFG_SYS_AMASK1_FINAL |
| 85 | CFG_SYS_AMASK1_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 86 | #else |
| 87 | 0, |
| 88 | #endif |
| 89 | #endif |
| 90 | }, |
| 91 | #endif |
| 92 | |
| 93 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 3 |
| 94 | { |
| 95 | "cs2", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 96 | #if defined(CFG_SYS_CSPR2) && defined(CFG_SYS_CSOR2) |
| 97 | CFG_SYS_CSPR2, |
| 98 | #ifdef CFG_SYS_CSPR2_EXT |
| 99 | CFG_SYS_CSPR2_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 100 | #else |
| 101 | 0, |
| 102 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 103 | #ifdef CFG_SYS_AMASK2 |
| 104 | CFG_SYS_AMASK2, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 105 | #else |
| 106 | 0, |
| 107 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 108 | CFG_SYS_CSOR2, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 109 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 110 | CFG_SYS_CS2_FTIM0, |
| 111 | CFG_SYS_CS2_FTIM1, |
| 112 | CFG_SYS_CS2_FTIM2, |
| 113 | CFG_SYS_CS2_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 114 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 115 | #ifdef CFG_SYS_CSOR2_EXT |
| 116 | CFG_SYS_CSOR2_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 117 | #else |
| 118 | 0, |
| 119 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 120 | #ifdef CFG_SYS_CSPR2_FINAL |
| 121 | CFG_SYS_CSPR2_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 122 | #else |
| 123 | 0, |
| 124 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 125 | #ifdef CFG_SYS_AMASK2_FINAL |
| 126 | CFG_SYS_AMASK2_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 127 | #else |
| 128 | 0, |
| 129 | #endif |
| 130 | #endif |
| 131 | }, |
| 132 | #endif |
| 133 | |
| 134 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 4 |
| 135 | { |
| 136 | "cs3", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 137 | #if defined(CFG_SYS_CSPR3) && defined(CFG_SYS_CSOR3) |
| 138 | CFG_SYS_CSPR3, |
| 139 | #ifdef CFG_SYS_CSPR3_EXT |
| 140 | CFG_SYS_CSPR3_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 141 | #else |
| 142 | 0, |
| 143 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 144 | #ifdef CFG_SYS_AMASK3 |
| 145 | CFG_SYS_AMASK3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 146 | #else |
| 147 | 0, |
| 148 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 149 | CFG_SYS_CSOR3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 150 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 151 | CFG_SYS_CS3_FTIM0, |
| 152 | CFG_SYS_CS3_FTIM1, |
| 153 | CFG_SYS_CS3_FTIM2, |
| 154 | CFG_SYS_CS3_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 155 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 156 | #ifdef CFG_SYS_CSOR3_EXT |
| 157 | CFG_SYS_CSOR3_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 158 | #else |
| 159 | 0, |
| 160 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 161 | #ifdef CFG_SYS_CSPR3_FINAL |
| 162 | CFG_SYS_CSPR3_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 163 | #else |
| 164 | 0, |
| 165 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 166 | #ifdef CFG_SYS_AMASK3_FINAL |
| 167 | CFG_SYS_AMASK3_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 168 | #else |
| 169 | 0, |
| 170 | #endif |
| 171 | #endif |
| 172 | }, |
| 173 | #endif |
| 174 | |
| 175 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 5 |
| 176 | { |
| 177 | "cs4", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 178 | #if defined(CFG_SYS_CSPR4) && defined(CFG_SYS_CSOR4) |
| 179 | CFG_SYS_CSPR4, |
| 180 | #ifdef CFG_SYS_CSPR4_EXT |
| 181 | CFG_SYS_CSPR4_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 182 | #else |
| 183 | 0, |
| 184 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 185 | #ifdef CFG_SYS_AMASK4 |
| 186 | CFG_SYS_AMASK4, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 187 | #else |
| 188 | 0, |
| 189 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 190 | CFG_SYS_CSOR4, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 191 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 192 | CFG_SYS_CS4_FTIM0, |
| 193 | CFG_SYS_CS4_FTIM1, |
| 194 | CFG_SYS_CS4_FTIM2, |
| 195 | CFG_SYS_CS4_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 196 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 197 | #ifdef CFG_SYS_CSOR4_EXT |
| 198 | CFG_SYS_CSOR4_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 199 | #else |
| 200 | 0, |
| 201 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 202 | #ifdef CFG_SYS_CSPR4_FINAL |
| 203 | CFG_SYS_CSPR4_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 204 | #else |
| 205 | 0, |
| 206 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 207 | #ifdef CFG_SYS_AMASK4_FINAL |
| 208 | CFG_SYS_AMASK4_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 209 | #else |
| 210 | 0, |
| 211 | #endif |
| 212 | #endif |
| 213 | }, |
| 214 | #endif |
| 215 | |
| 216 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 6 |
| 217 | { |
| 218 | "cs5", |
| 219 | #if defined(CONFIG_SYS_CSPR5) && defined(CONFIG_SYS_CSOR5) |
| 220 | CONFIG_SYS_CSPR5, |
| 221 | #ifdef CONFIG_SYS_CSPR5_EXT |
| 222 | CONFIG_SYS_CSPR5_EXT, |
| 223 | #else |
| 224 | 0, |
| 225 | #endif |
| 226 | #ifdef CONFIG_SYS_AMASK5 |
| 227 | CONFIG_SYS_AMASK5, |
| 228 | #else |
| 229 | 0, |
| 230 | #endif |
| 231 | CONFIG_SYS_CSOR5, |
| 232 | { |
| 233 | CONFIG_SYS_CS5_FTIM0, |
| 234 | CONFIG_SYS_CS5_FTIM1, |
| 235 | CONFIG_SYS_CS5_FTIM2, |
| 236 | CONFIG_SYS_CS5_FTIM3, |
| 237 | }, |
| 238 | #ifdef CONFIG_SYS_CSOR5_EXT |
| 239 | CONFIG_SYS_CSOR5_EXT, |
| 240 | #else |
| 241 | 0, |
| 242 | #endif |
| 243 | #ifdef CONFIG_SYS_CSPR5_FINAL |
| 244 | CONFIG_SYS_CSPR5_FINAL, |
| 245 | #else |
| 246 | 0, |
| 247 | #endif |
| 248 | #ifdef CONFIG_SYS_AMASK5_FINAL |
| 249 | CONFIG_SYS_AMASK5_FINAL, |
| 250 | #else |
| 251 | 0, |
| 252 | #endif |
| 253 | #endif |
| 254 | }, |
| 255 | #endif |
| 256 | |
| 257 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 7 |
| 258 | { |
| 259 | "cs6", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 260 | #if defined(CFG_SYS_CSPR6) && defined(CFG_SYS_CSOR6) |
| 261 | CFG_SYS_CSPR6, |
| 262 | #ifdef CFG_SYS_CSPR6_EXT |
| 263 | CFG_SYS_CSPR6_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 264 | #else |
| 265 | 0, |
| 266 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 267 | #ifdef CFG_SYS_AMASK6 |
| 268 | CFG_SYS_AMASK6, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 269 | #else |
| 270 | 0, |
| 271 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 272 | CFG_SYS_CSOR6, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 273 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 274 | CFG_SYS_CS6_FTIM0, |
| 275 | CFG_SYS_CS6_FTIM1, |
| 276 | CFG_SYS_CS6_FTIM2, |
| 277 | CFG_SYS_CS6_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 278 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 279 | #ifdef CFG_SYS_CSOR6_EXT |
| 280 | CFG_SYS_CSOR6_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 281 | #else |
| 282 | 0, |
| 283 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 284 | #ifdef CFG_SYS_CSPR6_FINAL |
| 285 | CFG_SYS_CSPR6_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 286 | #else |
| 287 | 0, |
| 288 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 289 | #ifdef CFG_SYS_AMASK6_FINAL |
| 290 | CFG_SYS_AMASK6_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 291 | #else |
| 292 | 0, |
| 293 | #endif |
| 294 | #endif |
| 295 | }, |
| 296 | #endif |
| 297 | |
| 298 | #if CONFIG_SYS_FSL_IFC_BANK_COUNT >= 8 |
| 299 | { |
| 300 | "cs7", |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 301 | #if defined(CFG_SYS_CSPR7) && defined(CFG_SYS_CSOR7) |
| 302 | CFG_SYS_CSPR7, |
| 303 | #ifdef CFG_SYS_CSPR7_EXT |
| 304 | CFG_SYS_CSPR7_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 305 | #else |
| 306 | 0, |
| 307 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 308 | #ifdef CFG_SYS_AMASK7 |
| 309 | CFG_SYS_AMASK7, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 310 | #else |
| 311 | 0, |
| 312 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 313 | CFG_SYS_CSOR7, |
| 314 | #ifdef CFG_SYS_CSOR7_EXT |
| 315 | CFG_SYS_CSOR7_EXT, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 316 | #else |
| 317 | 0, |
| 318 | #endif |
| 319 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 320 | CFG_SYS_CS7_FTIM0, |
| 321 | CFG_SYS_CS7_FTIM1, |
| 322 | CFG_SYS_CS7_FTIM2, |
| 323 | CFG_SYS_CS7_FTIM3, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 324 | }, |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 325 | #ifdef CFG_SYS_CSPR7_FINAL |
| 326 | CFG_SYS_CSPR7_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 327 | #else |
| 328 | 0, |
| 329 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 330 | #ifdef CFG_SYS_AMASK7_FINAL |
| 331 | CFG_SYS_AMASK7_FINAL, |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 332 | #else |
| 333 | 0, |
| 334 | #endif |
| 335 | #endif |
| 336 | }, |
| 337 | #endif |
| 338 | }; |
| 339 | |
| 340 | __weak void ifc_cfg_boot_info(struct ifc_regs_info *regs_info) |
| 341 | { |
| 342 | regs_info->regs = ifc_cfg_default_boot; |
| 343 | regs_info->cs_size = CONFIG_SYS_FSL_IFC_BANK_COUNT; |
| 344 | } |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 345 | #endif |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 346 | |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 347 | void print_ifc_regs(void) |
| 348 | { |
| 349 | int i, j; |
| 350 | |
| 351 | printf("IFC Controller Registers\n"); |
Mingkai Hu | 362ee04 | 2013-05-16 10:18:13 +0800 | [diff] [blame] | 352 | for (i = 0; i < CONFIG_SYS_FSL_IFC_BANK_COUNT; i++) { |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 353 | printf("CSPR%d:0x%08X\tAMASK%d:0x%08X\tCSOR%d:0x%08X\n", |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 354 | i, get_ifc_cspr(i), i, get_ifc_amask(i), |
| 355 | i, get_ifc_csor(i)); |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 356 | for (j = 0; j < 4; j++) |
| 357 | printf("IFC_FTIM%d:0x%08X\n", j, get_ifc_ftim(i, j)); |
| 358 | } |
| 359 | } |
| 360 | |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 361 | #ifdef CONFIG_TFABOOT |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 362 | void init_early_memctl_regs(void) |
| 363 | { |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 364 | int i, j; |
| 365 | struct ifc_regs *regs; |
| 366 | struct ifc_regs_info regs_info = {0}; |
Dipen Dudhat | d7da148 | 2011-04-08 16:04:51 +0530 | [diff] [blame] | 367 | |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 368 | ifc_cfg_boot_info(®s_info); |
| 369 | regs = regs_info.regs; |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 370 | |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 371 | for (i = 0 ; i < regs_info.cs_size; i++) { |
| 372 | if (regs[i].pr && (regs[i].pr & CSPR_V)) { |
| 373 | /* skip setting cspr/csor_ext in below condition */ |
Simon Glass | 684787e | 2023-02-05 15:36:08 -0700 | [diff] [blame] | 374 | if (!(IS_ENABLED(CONFIG_A003399_NOR_WORKAROUND) && |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 375 | i == 0 && |
| 376 | ((regs[0].pr & CSPR_MSEL) == CSPR_MSEL_NOR))) { |
| 377 | if (regs[i].pr_ext) |
| 378 | set_ifc_cspr_ext(i, regs[i].pr_ext); |
| 379 | if (regs[i].or_ext) |
| 380 | set_ifc_csor_ext(i, regs[i].or_ext); |
| 381 | } |
Dipen Dudhat | d7da148 | 2011-04-08 16:04:51 +0530 | [diff] [blame] | 382 | |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 383 | for (j = 0; j < ARRAY_SIZE(regs->ftim); j++) |
| 384 | set_ifc_ftim(i, j, regs[i].ftim[j]); |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 385 | |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 386 | set_ifc_csor(i, regs[i].or); |
| 387 | set_ifc_amask(i, regs[i].amask); |
| 388 | set_ifc_cspr(i, regs[i].pr); |
| 389 | } |
| 390 | } |
Dipen Dudhat | d789b5f | 2011-01-20 16:29:35 +0530 | [diff] [blame] | 391 | } |
York Sun | e77224e | 2014-03-19 13:52:34 -0700 | [diff] [blame] | 392 | |
| 393 | void init_final_memctl_regs(void) |
| 394 | { |
Pankit Garg | 9bd5fe7 | 2018-11-05 18:01:33 +0000 | [diff] [blame] | 395 | int i; |
| 396 | struct ifc_regs *regs; |
| 397 | struct ifc_regs_info regs_info; |
| 398 | |
| 399 | ifc_cfg_boot_info(®s_info); |
| 400 | regs = regs_info.regs; |
| 401 | |
| 402 | for (i = 0 ; i < regs_info.cs_size && i < ARRAY_SIZE(regs->ftim); i++) { |
| 403 | if (!(regs[i].pr_final & CSPR_V)) |
| 404 | continue; |
| 405 | if (regs[i].pr_final) |
| 406 | set_ifc_cspr(i, regs[i].pr_final); |
| 407 | if (regs[i].amask_final) |
| 408 | set_ifc_amask(i, (i == 1) ? regs[i].amask_final : |
| 409 | regs[i].amask); |
| 410 | } |
York Sun | e77224e | 2014-03-19 13:52:34 -0700 | [diff] [blame] | 411 | } |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 412 | #else |
| 413 | void init_early_memctl_regs(void) |
| 414 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 415 | #if defined(CFG_SYS_CSPR0) && defined(CFG_SYS_CSOR0) |
| 416 | set_ifc_ftim(IFC_CS0, IFC_FTIM0, CFG_SYS_CS0_FTIM0); |
| 417 | set_ifc_ftim(IFC_CS0, IFC_FTIM1, CFG_SYS_CS0_FTIM1); |
| 418 | set_ifc_ftim(IFC_CS0, IFC_FTIM2, CFG_SYS_CS0_FTIM2); |
| 419 | set_ifc_ftim(IFC_CS0, IFC_FTIM3, CFG_SYS_CS0_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 420 | |
| 421 | #ifndef CONFIG_A003399_NOR_WORKAROUND |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 422 | #ifdef CFG_SYS_CSPR0_EXT |
| 423 | set_ifc_cspr_ext(IFC_CS0, CFG_SYS_CSPR0_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 424 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 425 | #ifdef CFG_SYS_CSOR0_EXT |
| 426 | set_ifc_csor_ext(IFC_CS0, CFG_SYS_CSOR0_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 427 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 428 | set_ifc_cspr(IFC_CS0, CFG_SYS_CSPR0); |
| 429 | set_ifc_amask(IFC_CS0, CFG_SYS_AMASK0); |
| 430 | set_ifc_csor(IFC_CS0, CFG_SYS_CSOR0); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 431 | #endif |
| 432 | #endif |
| 433 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 434 | #ifdef CFG_SYS_CSPR1_EXT |
| 435 | set_ifc_cspr_ext(IFC_CS1, CFG_SYS_CSPR1_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 436 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 437 | #ifdef CFG_SYS_CSOR1_EXT |
| 438 | set_ifc_csor_ext(IFC_CS1, CFG_SYS_CSOR1_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 439 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 440 | #if defined(CFG_SYS_CSPR1) && defined(CFG_SYS_CSOR1) |
| 441 | set_ifc_ftim(IFC_CS1, IFC_FTIM0, CFG_SYS_CS1_FTIM0); |
| 442 | set_ifc_ftim(IFC_CS1, IFC_FTIM1, CFG_SYS_CS1_FTIM1); |
| 443 | set_ifc_ftim(IFC_CS1, IFC_FTIM2, CFG_SYS_CS1_FTIM2); |
| 444 | set_ifc_ftim(IFC_CS1, IFC_FTIM3, CFG_SYS_CS1_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 445 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 446 | set_ifc_csor(IFC_CS1, CFG_SYS_CSOR1); |
| 447 | set_ifc_amask(IFC_CS1, CFG_SYS_AMASK1); |
| 448 | set_ifc_cspr(IFC_CS1, CFG_SYS_CSPR1); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 449 | #endif |
| 450 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 451 | #ifdef CFG_SYS_CSPR2_EXT |
| 452 | set_ifc_cspr_ext(IFC_CS2, CFG_SYS_CSPR2_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 453 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 454 | #ifdef CFG_SYS_CSOR2_EXT |
| 455 | set_ifc_csor_ext(IFC_CS2, CFG_SYS_CSOR2_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 456 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 457 | #if defined(CFG_SYS_CSPR2) && defined(CFG_SYS_CSOR2) |
| 458 | set_ifc_ftim(IFC_CS2, IFC_FTIM0, CFG_SYS_CS2_FTIM0); |
| 459 | set_ifc_ftim(IFC_CS2, IFC_FTIM1, CFG_SYS_CS2_FTIM1); |
| 460 | set_ifc_ftim(IFC_CS2, IFC_FTIM2, CFG_SYS_CS2_FTIM2); |
| 461 | set_ifc_ftim(IFC_CS2, IFC_FTIM3, CFG_SYS_CS2_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 462 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 463 | set_ifc_csor(IFC_CS2, CFG_SYS_CSOR2); |
| 464 | set_ifc_amask(IFC_CS2, CFG_SYS_AMASK2); |
| 465 | set_ifc_cspr(IFC_CS2, CFG_SYS_CSPR2); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 466 | #endif |
| 467 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 468 | #ifdef CFG_SYS_CSPR3_EXT |
| 469 | set_ifc_cspr_ext(IFC_CS3, CFG_SYS_CSPR3_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 470 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 471 | #ifdef CFG_SYS_CSOR3_EXT |
| 472 | set_ifc_csor_ext(IFC_CS3, CFG_SYS_CSOR3_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 473 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 474 | #if defined(CFG_SYS_CSPR3) && defined(CFG_SYS_CSOR3) |
| 475 | set_ifc_ftim(IFC_CS3, IFC_FTIM0, CFG_SYS_CS3_FTIM0); |
| 476 | set_ifc_ftim(IFC_CS3, IFC_FTIM1, CFG_SYS_CS3_FTIM1); |
| 477 | set_ifc_ftim(IFC_CS3, IFC_FTIM2, CFG_SYS_CS3_FTIM2); |
| 478 | set_ifc_ftim(IFC_CS3, IFC_FTIM3, CFG_SYS_CS3_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 479 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 480 | set_ifc_cspr(IFC_CS3, CFG_SYS_CSPR3); |
| 481 | set_ifc_amask(IFC_CS3, CFG_SYS_AMASK3); |
| 482 | set_ifc_csor(IFC_CS3, CFG_SYS_CSOR3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 483 | #endif |
| 484 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 485 | #ifdef CFG_SYS_CSPR4_EXT |
| 486 | set_ifc_cspr_ext(IFC_CS4, CFG_SYS_CSPR4_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 487 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 488 | #ifdef CFG_SYS_CSOR4_EXT |
| 489 | set_ifc_csor_ext(IFC_CS4, CFG_SYS_CSOR4_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 490 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 491 | #if defined(CFG_SYS_CSPR4) && defined(CFG_SYS_CSOR4) |
| 492 | set_ifc_ftim(IFC_CS4, IFC_FTIM0, CFG_SYS_CS4_FTIM0); |
| 493 | set_ifc_ftim(IFC_CS4, IFC_FTIM1, CFG_SYS_CS4_FTIM1); |
| 494 | set_ifc_ftim(IFC_CS4, IFC_FTIM2, CFG_SYS_CS4_FTIM2); |
| 495 | set_ifc_ftim(IFC_CS4, IFC_FTIM3, CFG_SYS_CS4_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 496 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 497 | set_ifc_cspr(IFC_CS4, CFG_SYS_CSPR4); |
| 498 | set_ifc_amask(IFC_CS4, CFG_SYS_AMASK4); |
| 499 | set_ifc_csor(IFC_CS4, CFG_SYS_CSOR4); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 500 | #endif |
| 501 | |
| 502 | #ifdef CONFIG_SYS_CSPR5_EXT |
| 503 | set_ifc_cspr_ext(IFC_CS5, CONFIG_SYS_CSPR5_EXT); |
| 504 | #endif |
| 505 | #ifdef CONFIG_SYS_CSOR5_EXT |
| 506 | set_ifc_csor_ext(IFC_CS5, CONFIG_SYS_CSOR5_EXT); |
| 507 | #endif |
| 508 | #if defined(CONFIG_SYS_CSPR5) && defined(CONFIG_SYS_CSOR5) |
| 509 | set_ifc_ftim(IFC_CS5, IFC_FTIM0, CONFIG_SYS_CS5_FTIM0); |
| 510 | set_ifc_ftim(IFC_CS5, IFC_FTIM1, CONFIG_SYS_CS5_FTIM1); |
| 511 | set_ifc_ftim(IFC_CS5, IFC_FTIM2, CONFIG_SYS_CS5_FTIM2); |
| 512 | set_ifc_ftim(IFC_CS5, IFC_FTIM3, CONFIG_SYS_CS5_FTIM3); |
| 513 | |
| 514 | set_ifc_cspr(IFC_CS5, CONFIG_SYS_CSPR5); |
| 515 | set_ifc_amask(IFC_CS5, CONFIG_SYS_AMASK5); |
| 516 | set_ifc_csor(IFC_CS5, CONFIG_SYS_CSOR5); |
| 517 | #endif |
| 518 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 519 | #ifdef CFG_SYS_CSPR6_EXT |
| 520 | set_ifc_cspr_ext(IFC_CS6, CFG_SYS_CSPR6_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 521 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 522 | #ifdef CFG_SYS_CSOR6_EXT |
| 523 | set_ifc_csor_ext(IFC_CS6, CFG_SYS_CSOR6_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 524 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 525 | #if defined(CFG_SYS_CSPR6) && defined(CFG_SYS_CSOR6) |
| 526 | set_ifc_ftim(IFC_CS6, IFC_FTIM0, CFG_SYS_CS6_FTIM0); |
| 527 | set_ifc_ftim(IFC_CS6, IFC_FTIM1, CFG_SYS_CS6_FTIM1); |
| 528 | set_ifc_ftim(IFC_CS6, IFC_FTIM2, CFG_SYS_CS6_FTIM2); |
| 529 | set_ifc_ftim(IFC_CS6, IFC_FTIM3, CFG_SYS_CS6_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 530 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 531 | set_ifc_cspr(IFC_CS6, CFG_SYS_CSPR6); |
| 532 | set_ifc_amask(IFC_CS6, CFG_SYS_AMASK6); |
| 533 | set_ifc_csor(IFC_CS6, CFG_SYS_CSOR6); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 534 | #endif |
| 535 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 536 | #ifdef CFG_SYS_CSPR7_EXT |
| 537 | set_ifc_cspr_ext(IFC_CS7, CFG_SYS_CSPR7_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 538 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 539 | #ifdef CFG_SYS_CSOR7_EXT |
| 540 | set_ifc_csor_ext(IFC_CS7, CFG_SYS_CSOR7_EXT); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 541 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 542 | #if defined(CFG_SYS_CSPR7) && defined(CFG_SYS_CSOR7) |
| 543 | set_ifc_ftim(IFC_CS7, IFC_FTIM0, CFG_SYS_CS7_FTIM0); |
| 544 | set_ifc_ftim(IFC_CS7, IFC_FTIM1, CFG_SYS_CS7_FTIM1); |
| 545 | set_ifc_ftim(IFC_CS7, IFC_FTIM2, CFG_SYS_CS7_FTIM2); |
| 546 | set_ifc_ftim(IFC_CS7, IFC_FTIM3, CFG_SYS_CS7_FTIM3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 547 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 548 | set_ifc_cspr(IFC_CS7, CFG_SYS_CSPR7); |
| 549 | set_ifc_amask(IFC_CS7, CFG_SYS_AMASK7); |
| 550 | set_ifc_csor(IFC_CS7, CFG_SYS_CSOR7); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 551 | #endif |
| 552 | } |
| 553 | |
| 554 | void init_final_memctl_regs(void) |
| 555 | { |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 556 | #ifdef CFG_SYS_CSPR0_FINAL |
| 557 | set_ifc_cspr(IFC_CS0, CFG_SYS_CSPR0_FINAL); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 558 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 559 | #ifdef CFG_SYS_AMASK0_FINAL |
| 560 | set_ifc_amask(IFC_CS0, CFG_SYS_AMASK0); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 561 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 562 | #ifdef CFG_SYS_CSPR1_FINAL |
| 563 | set_ifc_cspr(IFC_CS1, CFG_SYS_CSPR1_FINAL); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 564 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 565 | #ifdef CFG_SYS_AMASK1_FINAL |
| 566 | set_ifc_amask(IFC_CS1, CFG_SYS_AMASK1_FINAL); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 567 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 568 | #ifdef CFG_SYS_CSPR2_FINAL |
| 569 | set_ifc_cspr(IFC_CS2, CFG_SYS_CSPR2_FINAL); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 570 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 571 | #ifdef CFG_SYS_AMASK2_FINAL |
| 572 | set_ifc_amask(IFC_CS2, CFG_SYS_AMASK2); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 573 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 574 | #ifdef CFG_SYS_CSPR3_FINAL |
| 575 | set_ifc_cspr(IFC_CS3, CFG_SYS_CSPR3_FINAL); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 576 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 577 | #ifdef CFG_SYS_AMASK3_FINAL |
| 578 | set_ifc_amask(IFC_CS3, CFG_SYS_AMASK3); |
Rajesh Bhagat | bf0f791 | 2018-12-27 04:37:51 +0000 | [diff] [blame] | 579 | #endif |
| 580 | } |
| 581 | #endif |