blob: de70c4d6142a430e9fce4d83ce0453abbcded218 [file] [log] [blame]
wdenkc0218802003-03-27 12:09:35 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <command.h>
26#include <asm/inca-ip.h>
wdenk5da627a2003-10-09 20:09:04 +000027#include <asm/mipsregs.h>
Shinya Kuribayashiccf8f822008-03-25 21:30:06 +090028#include <asm/cacheops.h>
29
30#define cache_op(op,addr) \
31 __asm__ __volatile__( \
32 " .set push \n" \
33 " .set noreorder \n" \
34 " .set mips3\n\t \n" \
35 " cache %0, %1 \n" \
36 " .set pop \n" \
37 : \
38 : "i" (op), "R" (*(unsigned char *)(addr)))
wdenkc0218802003-03-27 12:09:35 +000039
40int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
41{
wdenk3e386912003-04-05 00:53:31 +000042#if defined(CONFIG_INCA_IP)
wdenkc0218802003-03-27 12:09:35 +000043 *INCA_IP_WDT_RST_REQ = 0x3f;
wdenkf4863a72004-02-07 01:27:10 +000044#elif defined(CONFIG_PURPLE) || defined(CONFIG_TB0229)
wdenk3e386912003-04-05 00:53:31 +000045 void (*f)(void) = (void *) 0xbfc00000;
46
47 f();
wdenkc0218802003-03-27 12:09:35 +000048#endif
49 fprintf(stderr, "*** reset failed ***\n");
50 return 0;
51}
52
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +090053void flush_cache(ulong start_addr, ulong size)
wdenkc0218802003-03-27 12:09:35 +000054{
Shinya Kuribayashiccf8f822008-03-25 21:30:06 +090055 unsigned long lsize = CFG_CACHELINE_SIZE;
56 unsigned long addr = start_addr & ~(lsize - 1);
57 unsigned long aend = (start_addr + size - 1) & ~(lsize - 1);
58
59 while (1) {
60 cache_op(Hit_Writeback_Inv_D, start_addr);
61 cache_op(Hit_Invalidate_I, start_addr);
62 if (addr == aend)
63 break;
64 addr += lsize;
65 }
wdenkc0218802003-03-27 12:09:35 +000066}
wdenk5da627a2003-10-09 20:09:04 +000067
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +090068void write_one_tlb(int index, u32 pagemask, u32 hi, u32 low0, u32 low1)
69{
wdenk5da627a2003-10-09 20:09:04 +000070 write_32bit_cp0_register(CP0_ENTRYLO0, low0);
71 write_32bit_cp0_register(CP0_PAGEMASK, pagemask);
72 write_32bit_cp0_register(CP0_ENTRYLO1, low1);
73 write_32bit_cp0_register(CP0_ENTRYHI, hi);
74 write_32bit_cp0_register(CP0_INDEX, index);
75 tlb_write_indexed();
76}