blob: 49414bb29d1a68ee84f24f4c16b2244a0e6a82b5 [file] [log] [blame]
stroese071d8972003-05-23 11:35:47 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PMC405 1 /* ...on a PMC405 board */
stroese071d8972003-05-23 11:35:47 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese071d8972003-05-23 11:35:47 +000042
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
stroese071d8972003-05-23 11:35:47 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#define CONFIG_RAMBOOTCOMMAND \
50 "setenv bootargs root=/dev/ram rw nfsroot=$(serverip):$(rootpath) " \
51 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
52 "bootm ffc00000 ffca0000"
53#define CONFIG_NFSBOOTCOMMAND \
54 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
55 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
56 "bootm ffc00000"
57#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
61
62#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000063#define CONFIG_PHY_ADDR 0 /* PHY address */
stroese071d8972003-05-23 11:35:47 +000064
65#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
stroese2853d292003-09-12 08:53:54 +000066 CFG_CMD_BSP | \
stroese071d8972003-05-23 11:35:47 +000067 CFG_CMD_PCI | \
68 CFG_CMD_IRQ | \
69 CFG_CMD_ELF | \
70 CFG_CMD_DATE | \
71 CFG_CMD_JFFS2 | \
72 CFG_CMD_MII | \
73 CFG_CMD_I2C | \
stroesea0e135b2003-06-24 14:30:28 +000074 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000075 CFG_CMD_EEPROM )
stroese071d8972003-05-23 11:35:47 +000076
77#define CONFIG_MAC_PARTITION
78#define CONFIG_DOS_PARTITION
79
80/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
81#include <cmd_confdefs.h>
82
wdenkc837dcb2004-01-20 23:12:12 +000083#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese071d8972003-05-23 11:35:47 +000084
wdenkc837dcb2004-01-20 23:12:12 +000085#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
86#define CFG_RTC_REG_BASE_ADDR 0xF0000300 /* RTC Base Address */
stroese071d8972003-05-23 11:35:47 +000087
wdenkc837dcb2004-01-20 23:12:12 +000088#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese071d8972003-05-23 11:35:47 +000089
90/*
91 * Miscellaneous configurable options
92 */
93#define CFG_LONGHELP /* undef to save memory */
94#define CFG_PROMPT "=> " /* Monitor Command Prompt */
95
96#undef CFG_HUSH_PARSER /* use "hush" command parser */
97#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +000098#define CFG_PROMPT_HUSH_PS2 "> "
stroese071d8972003-05-23 11:35:47 +000099#endif
100
101#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000102#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese071d8972003-05-23 11:35:47 +0000103#else
wdenkc837dcb2004-01-20 23:12:12 +0000104#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese071d8972003-05-23 11:35:47 +0000105#endif
106#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
107#define CFG_MAXARGS 16 /* max number of command args */
108#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
109
wdenkc837dcb2004-01-20 23:12:12 +0000110#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese071d8972003-05-23 11:35:47 +0000111
wdenkc837dcb2004-01-20 23:12:12 +0000112#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese071d8972003-05-23 11:35:47 +0000113
114#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
115#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
116
wdenkc837dcb2004-01-20 23:12:12 +0000117#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
118#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
119#define CFG_BASE_BAUD 691200
stroese071d8972003-05-23 11:35:47 +0000120
121/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000122#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000123 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
124 57600, 115200, 230400, 460800, 921600 }
stroese071d8972003-05-23 11:35:47 +0000125
126#define CFG_LOAD_ADDR 0x100000 /* default load address */
127#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
128
wdenkc837dcb2004-01-20 23:12:12 +0000129#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese071d8972003-05-23 11:35:47 +0000130
131#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
132
wdenkc837dcb2004-01-20 23:12:12 +0000133#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese53cf9432003-06-05 15:39:44 +0000134
wdenkc837dcb2004-01-20 23:12:12 +0000135#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000136
stroese071d8972003-05-23 11:35:47 +0000137/*-----------------------------------------------------------------------
138 * PCI stuff
139 *-----------------------------------------------------------------------
140 */
wdenkc837dcb2004-01-20 23:12:12 +0000141#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
142#define PCI_HOST_FORCE 1 /* configure as pci host */
143#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese071d8972003-05-23 11:35:47 +0000144
wdenkc837dcb2004-01-20 23:12:12 +0000145#define CONFIG_PCI /* include pci support */
146#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
147#define CONFIG_PCI_PNP /* do pci plug-and-play */
148 /* resource configuration */
stroese071d8972003-05-23 11:35:47 +0000149
wdenkc837dcb2004-01-20 23:12:12 +0000150#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese071d8972003-05-23 11:35:47 +0000151
wdenkc837dcb2004-01-20 23:12:12 +0000152#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
153#define CFG_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */
154#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
155#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
156#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
157#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
158#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
159#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
160#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese071d8972003-05-23 11:35:47 +0000161
162/*-----------------------------------------------------------------------
163 * Start addresses for the final memory configuration
164 * (Set up by the startup code)
165 * Please note that CFG_SDRAM_BASE _must_ start at 0
166 */
167#define CFG_SDRAM_BASE 0x00000000
168#define CFG_MONITOR_BASE 0xFFFC0000
169#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
170#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
171
172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
177#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
178
179/*-----------------------------------------------------------------------
180 * FLASH organization
181 */
182#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
183#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
184#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
185#undef CFG_FLASH_PROTECTION /* don't use hardware protection */
186#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
187#define CFG_FLASH_BASE 0xFE000000
188#define CFG_FLASH_INCREMENT 0x01000000
189
wdenkc837dcb2004-01-20 23:12:12 +0000190#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese071d8972003-05-23 11:35:47 +0000191
wdenkc837dcb2004-01-20 23:12:12 +0000192#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
193#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
stroese071d8972003-05-23 11:35:47 +0000194
195/*-----------------------------------------------------------------------
196 * Environment Variable setup
197 */
wdenkc837dcb2004-01-20 23:12:12 +0000198#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
199#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
200#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000201 /* total size of a CAT24WC16 is 2048 bytes */
stroese071d8972003-05-23 11:35:47 +0000202
203#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000204#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese071d8972003-05-23 11:35:47 +0000205
206/*-----------------------------------------------------------------------
207 * I2C EEPROM (CAT24WC16) for environment
208 */
209#define CONFIG_HARD_I2C /* I2c with hardware support */
210#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
211#define CFG_I2C_SLAVE 0x7F
212
213#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000214#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
215/* mask of address bits that overflow into the "EEPROM chip address" */
stroese071d8972003-05-23 11:35:47 +0000216#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
217#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
218 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000219 /* last 4 bits of the address */
stroese071d8972003-05-23 11:35:47 +0000220#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
221#define CFG_EEPROM_PAGE_WRITE_ENABLE
222
223/*-----------------------------------------------------------------------
224 * Cache Configuration
225 */
wdenkc837dcb2004-01-20 23:12:12 +0000226#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
227 /* have only 8kB, 16kB is save here */
stroese071d8972003-05-23 11:35:47 +0000228#define CFG_CACHELINE_SIZE 32 /* ... */
229#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
230#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
231#endif
232
233/*-----------------------------------------------------------------------
234 * External Bus Controller (EBC) Setup
235 */
wdenkc837dcb2004-01-20 23:12:12 +0000236#define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
237#define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
238#define CAN_BA 0xF0000000 /* CAN Base Address */
239#define RTC_BA 0xF0000500 /* RTC Base Address */
240#define CF_BA 0xF0100000 /* CompactFlash Base Address */
stroese071d8972003-05-23 11:35:47 +0000241
wdenkc837dcb2004-01-20 23:12:12 +0000242/* Memory Bank 0 (Flash Bank 0) initialization */
243#define CFG_EBC_PB0AP 0x92015480
244#define CFG_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
stroese071d8972003-05-23 11:35:47 +0000245
wdenkc837dcb2004-01-20 23:12:12 +0000246/* Memory Bank 1 (Flash Bank 1) initialization */
247#define CFG_EBC_PB1AP 0x92015480
248#define CFG_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
stroese071d8972003-05-23 11:35:47 +0000249
wdenkc837dcb2004-01-20 23:12:12 +0000250/* Memory Bank 2 (CAN0, 1, RTC) initialization */
251#define CFG_EBC_PB2AP 0x03000040 /* TWT=6,TH=0,CSN=0,OEN=0,WBN=0,WBF=0 */
252#define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese071d8972003-05-23 11:35:47 +0000253
wdenkc837dcb2004-01-20 23:12:12 +0000254/* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
255#define CFG_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
256#define CFG_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese071d8972003-05-23 11:35:47 +0000257
258/*-----------------------------------------------------------------------
stroese2853d292003-09-12 08:53:54 +0000259 * FPGA stuff
260 */
wdenkc837dcb2004-01-20 23:12:12 +0000261#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
262#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
stroese2853d292003-09-12 08:53:54 +0000263
264/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000265#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
266#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
267#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
268#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
269#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroese2853d292003-09-12 08:53:54 +0000270
271/*-----------------------------------------------------------------------
stroese071d8972003-05-23 11:35:47 +0000272 * Definitions for initial stack pointer and data area (in data cache)
273 */
274
275/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000276#define CFG_TEMP_STACK_OCM 1
stroese071d8972003-05-23 11:35:47 +0000277
278/* On Chip Memory location */
279#define CFG_OCM_DATA_ADDR 0xF8000000
280#define CFG_OCM_DATA_SIZE 0x1000
281
282#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
283#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
284#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
285#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000286#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese071d8972003-05-23 11:35:47 +0000287
288/*
289 * Internal Definitions
290 *
291 * Boot Flags
292 */
293#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
294#define BOOTFLAG_WARM 0x02 /* Software reboot */
295
296#endif /* __CONFIG_H */