blob: dd02142e3243adf4d1a0d6d21fb59d8c0cbd181a [file] [log] [blame]
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +02001/*
2 * WORK Microwave work_92105 board configuration file
3 *
4 * (C) Copyright 2014 DENX Software Engineering GmbH
5 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_WORK_92105_H__
11#define __CONFIG_WORK_92105_H__
12
13/* SoC and board defines */
14#include <linux/sizes.h>
15#include <asm/arch/cpu.h>
16
17/*
18 * Define work_92105 machine type by hand -- done only for compatibility
19 * with original board code
20 */
Tom Rinicd7b6342017-01-25 20:42:38 -050021#define CONFIG_MACH_TYPE 736
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020022
23#define CONFIG_SYS_ICACHE_OFF
24#define CONFIG_SYS_DCACHE_OFF
25#if !defined(CONFIG_SPL_BUILD)
26#define CONFIG_SKIP_LOWLEVEL_INIT
27#endif
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020028#define CONFIG_BOARD_EARLY_INIT_R
29
30/* generate LPC32XX-specific SPL image */
31#define CONFIG_LPC32XX_SPL
32
33/*
34 * Memory configurations
35 */
36#define CONFIG_NR_DRAM_BANKS 1
37#define CONFIG_SYS_MALLOC_LEN SZ_1M
38#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
39#define CONFIG_SYS_SDRAM_SIZE SZ_128M
40#define CONFIG_SYS_TEXT_BASE 0x80100000
41#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
42#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
43
44#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
45
46#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_512K \
47 - GENERATED_GBL_DATA_SIZE)
48
49/*
50 * Serial Driver
51 */
52#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 - NS16550 */
53#define CONFIG_BAUDRATE 115200
54
55/*
56 * Ethernet Driver
57 */
58
59#define CONFIG_PHY_SMSC
60#define CONFIG_LPC32XX_ETH
61#define CONFIG_PHYLIB
62#define CONFIG_PHY_ADDR 0
63#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020064/* FIXME: remove "Waiting for PHY auto negotiation to complete..." message */
65
66/*
67 * I2C driver
68 */
69
70#define CONFIG_SYS_I2C_LPC32XX
71#define CONFIG_SYS_I2C
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020072#define CONFIG_SYS_I2C_SPEED 350000
73
74/*
75 * I2C EEPROM
76 */
77
78#define CONFIG_CMD_EEPROM
79#define CONFIG_SYS_I2C_EEPROM_ADDR 0x56
80#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
81
82/*
83 * I2C RTC
84 */
85
86#define CONFIG_CMD_DATE
87#define CONFIG_RTC_DS1374
88
89/*
90 * I2C Temperature Sensor (DTT)
91 */
92
93#define CONFIG_CMD_DTT
94#define CONFIG_DTT_SENSORS { 0, 1 }
95#define CONFIG_DTT_DS620
96
97/*
98 * U-Boot General Configurations
99 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200100#define CONFIG_SYS_LONGHELP
101#define CONFIG_SYS_CBSIZE 1024
102#define CONFIG_SYS_PBSIZE \
103 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
104#define CONFIG_SYS_MAXARGS 16
105#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
106
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200107#define CONFIG_AUTO_COMPLETE
108#define CONFIG_CMDLINE_EDITING
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200109
110/*
111 * No NOR
112 */
113
114#define CONFIG_SYS_NO_FLASH
115
116/*
117 * NAND chip timings for FIXME: which one?
118 */
119
120#define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
121#define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
122#define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
123#define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
124#define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
125#define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
126#define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
127
128/*
129 * NAND
130 */
131
132/* driver configuration */
133#define CONFIG_SYS_NAND_SELF_INIT
134#define CONFIG_SYS_MAX_NAND_DEVICE 1
135#define CONFIG_SYS_MAX_NAND_CHIPS 1
136#define CONFIG_SYS_NAND_BASE MLC_NAND_BASE
137#define CONFIG_NAND_LPC32XX_MLC
138
139#define CONFIG_CMD_NAND
140
141/*
142 * GPIO
143 */
144
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200145#define CONFIG_LPC32XX_GPIO
146
147/*
148 * SSP/SPI/DISPLAY
149 */
150
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200151#define CONFIG_LPC32XX_SSP
152#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
153#define CONFIG_CMD_MAX6957
154#define CONFIG_CMD_HD44760
155/*
156 * Environment
157 */
158
159#define CONFIG_ENV_IS_IN_NAND 1
160#define CONFIG_ENV_SIZE 0x00020000
161#define CONFIG_ENV_OFFSET 0x00100000
162#define CONFIG_ENV_OFFSET_REDUND 0x00120000
163#define CONFIG_ENV_ADDR 0x80000100
164
165/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200166 * Boot Linux
167 */
168#define CONFIG_CMDLINE_TAG
169#define CONFIG_SETUP_MEMORY_TAGS
170#define CONFIG_INITRD_TAG
171
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200172#define CONFIG_BOOTFILE "uImage"
173#define CONFIG_BOOTARGS "console=ttyS2,115200n8"
174#define CONFIG_LOADADDR 0x80008000
175
176/*
177 * SPL
178 */
179
180/* SPL will be executed at offset 0 */
181#define CONFIG_SPL_TEXT_BASE 0x00000000
182/* SPL will use SRAM as stack */
183#define CONFIG_SPL_STACK 0x0000FFF8
184#define CONFIG_SPL_BOARD_INIT
185/* Use the framework and generic lib */
186#define CONFIG_SPL_FRAMEWORK
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200187/* SPL will use serial */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200188/* SPL will load U-Boot from NAND offset 0x40000 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200189#define CONFIG_SPL_NAND_DRIVERS
190#define CONFIG_SPL_NAND_BASE
191#define CONFIG_SPL_NAND_BOOT
192#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x00040000
193#define CONFIG_SPL_PAD_TO 0x20000
194/* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
195#define CONFIG_SYS_MONITOR_LEN 0x40000 /* actually, MAX size */
196#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
197#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
198
199/*
200 * Include SoC specific configuration
201 */
202#include <asm/arch/config.h>
203
204#endif /* __CONFIG_WORK_92105_H__*/