blob: 357867054c695b9ad1854ce77d6d18b07c2cbdbd [file] [log] [blame]
wdenk3bac3512003-03-12 10:41:04 +00001/*
2**=====================================================================
3**
4** Copyright (C) 2000, 2001, 2002, 2003
5** The LEOX team <team@leox.org>, http://www.leox.org
6**
7** LEOX.org is about the development of free hardware and software resources
8** for system on chip.
9**
10** Description: U-Boot port on the LEOX's ELPT860 CPU board
11** ~~~~~~~~~~~
12**
13**=====================================================================
14**
15** This program is free software; you can redistribute it and/or
16** modify it under the terms of the GNU General Public License as
17** published by the Free Software Foundation; either version 2 of
18** the License, or (at your option) any later version.
19**
20** This program is distributed in the hope that it will be useful,
21** but WITHOUT ANY WARRANTY; without even the implied warranty of
22** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23** GNU General Public License for more details.
24**
25** You should have received a copy of the GNU General Public License
26** along with this program; if not, write to the Free Software
27** Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28** MA 02111-1307 USA
29**
30**=====================================================================
31*/
32
33OUTPUT_ARCH(powerpc)
wdenk3bac3512003-03-12 10:41:04 +000034/* Do we need any of these for elf?
35 __DYNAMIC = 0; */
36SECTIONS
37{
38 /* Read-only sections, merged into text segment: */
39 . = + SIZEOF_HEADERS;
40 .interp : { *(.interp) }
41 .hash : { *(.hash) }
42 .dynsym : { *(.dynsym) }
43 .dynstr : { *(.dynstr) }
44 .rel.text : { *(.rel.text) }
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010045 .rela.text : { *(.rela.text) }
wdenk3bac3512003-03-12 10:41:04 +000046 .rel.data : { *(.rel.data) }
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010047 .rela.data : { *(.rela.data) }
48 .rel.rodata : { *(.rel.rodata) }
49 .rela.rodata : { *(.rela.rodata) }
wdenk3bac3512003-03-12 10:41:04 +000050 .rel.got : { *(.rel.got) }
51 .rela.got : { *(.rela.got) }
52 .rel.ctors : { *(.rel.ctors) }
53 .rela.ctors : { *(.rela.ctors) }
54 .rel.dtors : { *(.rel.dtors) }
55 .rela.dtors : { *(.rela.dtors) }
56 .rel.bss : { *(.rel.bss) }
57 .rela.bss : { *(.rela.bss) }
58 .rel.plt : { *(.rel.plt) }
59 .rela.plt : { *(.rela.plt) }
60 .init : { *(.init) }
61 .plt : { *(.plt) }
62 .text :
63 {
64 /* WARNING - the following is hand-optimized to fit within */
65 /* the sector layout of our flash chips! XXX FIXME XXX */
66
67 cpu/mpc8xx/start.o (.text)
68 common/dlmalloc.o (.text)
69 lib_generic/vsprintf.o (.text)
70 lib_generic/crc32.o (.text)
71
72 . = env_offset;
73 common/environment.o (.text)
74
75 *(.text)
76 *(.fixup)
77 *(.got1)
78 }
79 _etext = .;
80 PROVIDE (etext = .);
81 .rodata :
82 {
83 *(.rodata)
84 *(.rodata1)
Wolfgang Denk74812662005-12-12 16:06:05 +010085 *(.rodata.str1.4)
86 *(.eh_frame)
wdenk3bac3512003-03-12 10:41:04 +000087 }
88 .fini : { *(.fini) } =0
89 .ctors : { *(.ctors) }
90 .dtors : { *(.dtors) }
91
92 /* Read-write section, merged into data segment: */
93 . = (. + 0x0FFF) & 0xFFFFF000;
94 _erotext = .;
95 PROVIDE (erotext = .);
96 .reloc :
97 {
98 *(.got)
99 _GOT2_TABLE_ = .;
100 *(.got2)
101 _FIXUP_TABLE_ = .;
102 *(.fixup)
103 }
104 __got2_entries = (_FIXUP_TABLE_ - _GOT2_TABLE_) >>2;
105 __fixup_entries = (. - _FIXUP_TABLE_)>>2;
106
107 .data :
108 {
109 *(.data)
110 *(.data1)
111 *(.sdata)
112 *(.sdata2)
113 *(.dynamic)
114 CONSTRUCTORS
115 }
116 _edata = .;
117 PROVIDE (edata = .);
118
119 __start___ex_table = .;
120 __ex_table : { *(__ex_table) }
121 __stop___ex_table = .;
122
123 . = ALIGN(4096);
124 __init_begin = .;
125 .text.init : { *(.text.init) }
126 .data.init : { *(.data.init) }
127 . = ALIGN(4096);
128 __init_end = .;
129
130 __bss_start = .;
131 .bss :
132 {
133 *(.sbss) *(.scommon)
134 *(.dynbss)
135 *(.bss)
136 *(COMMON)
137 }
138 _end = . ;
139 PROVIDE (end = .);
140}