blob: 84d9770225aa375f803c07a2d5cd96b343f4891e [file] [log] [blame]
Michal Simek18a952c2018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek44303df2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simekd31f1c92020-02-18 08:38:06 +01005 * (C) Copyright 2014 - 2020, Xilinx, Inc.
Michal Simek44303df2015-10-30 15:39:18 +01006 *
7 * Michal Simek <michal.simek@xilinx.com>
8 *
Michal Simek18a952c2018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek44303df2015-10-30 15:39:18 +010013 */
Michal Simek91d11532016-12-16 13:12:48 +010014
Michal Simekce906542020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Michal Simek332996c2019-10-14 15:56:31 +020016#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simekb07e97b2019-10-14 15:55:53 +020017#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
18
Michal Simek44303df2015-10-30 15:39:18 +010019/ {
20 compatible = "xlnx,zynqmp";
21 #address-cells = <2>;
Michal Simek85d11422016-04-07 15:07:38 +020022 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +010023
24 cpus {
25 #address-cells = <1>;
26 #size-cells = <0>;
27
Michal Simek585ca872017-02-06 10:09:53 +010028 cpu0: cpu@0 {
Rob Herring8e3501e2019-01-14 11:45:33 -060029 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010030 device_type = "cpu";
31 enable-method = "psci";
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053032 operating-points-v2 = <&cpu_opp_table>;
Michal Simek44303df2015-10-30 15:39:18 +010033 reg = <0x0>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020034 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek44303df2015-10-30 15:39:18 +010035 };
36
Michal Simek585ca872017-02-06 10:09:53 +010037 cpu1: cpu@1 {
Rob Herring8e3501e2019-01-14 11:45:33 -060038 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010039 device_type = "cpu";
40 enable-method = "psci";
41 reg = <0x1>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053042 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020043 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek44303df2015-10-30 15:39:18 +010044 };
45
Michal Simek585ca872017-02-06 10:09:53 +010046 cpu2: cpu@2 {
Rob Herring8e3501e2019-01-14 11:45:33 -060047 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010048 device_type = "cpu";
49 enable-method = "psci";
50 reg = <0x2>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053051 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020052 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek44303df2015-10-30 15:39:18 +010053 };
54
Michal Simek585ca872017-02-06 10:09:53 +010055 cpu3: cpu@3 {
Rob Herring8e3501e2019-01-14 11:45:33 -060056 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010057 device_type = "cpu";
58 enable-method = "psci";
59 reg = <0x3>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053060 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020061 cpu-idle-states = <&CPU_SLEEP_0>;
62 };
63
64 idle-states {
Amit Kucheria9a06ed82018-08-23 14:23:29 +053065 entry-method = "psci";
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020066
67 CPU_SLEEP_0: cpu-sleep-0 {
68 compatible = "arm,idle-state";
69 arm,psci-suspend-param = <0x40000000>;
70 local-timer-stop;
71 entry-latency-us = <300>;
72 exit-latency-us = <600>;
Jolly Shah6a097b02017-06-14 15:03:52 -070073 min-residency-us = <10000>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020074 };
Michal Simek44303df2015-10-30 15:39:18 +010075 };
76 };
77
Michal Simek096d7f52018-11-08 10:06:53 +010078 cpu_opp_table: cpu-opp-table {
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053079 compatible = "operating-points-v2";
80 opp-shared;
81 opp00 {
82 opp-hz = /bits/ 64 <1199999988>;
83 opp-microvolt = <1000000>;
84 clock-latency-ns = <500000>;
85 };
86 opp01 {
87 opp-hz = /bits/ 64 <599999994>;
88 opp-microvolt = <1000000>;
89 clock-latency-ns = <500000>;
90 };
91 opp02 {
92 opp-hz = /bits/ 64 <399999996>;
93 opp-microvolt = <1000000>;
94 clock-latency-ns = <500000>;
95 };
96 opp03 {
97 opp-hz = /bits/ 64 <299999997>;
98 opp-microvolt = <1000000>;
99 clock-latency-ns = <500000>;
100 };
101 };
102
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100103 zynqmp_ipi {
104 u-boot,dm-pre-reloc;
105 compatible = "xlnx,zynqmp-ipi-mailbox";
106 interrupt-parent = <&gic>;
107 interrupts = <0 35 4>;
108 xlnx,ipi-id = <0>;
109 #address-cells = <2>;
110 #size-cells = <2>;
111 ranges;
112
113 ipi_mailbox_pmu1: mailbox@ff990400 {
114 u-boot,dm-pre-reloc;
115 reg = <0x0 0xff9905c0 0x0 0x20>,
116 <0x0 0xff9905e0 0x0 0x20>,
117 <0x0 0xff990e80 0x0 0x20>,
118 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek2d381d22020-09-29 13:43:22 +0200119 reg-names = "local_request_region",
120 "local_response_region",
121 "remote_request_region",
122 "remote_response_region";
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100123 #mbox-cells = <1>;
124 xlnx,ipi-id = <4>;
125 };
126 };
127
Michal Simek69d09dd2016-09-09 08:46:39 +0200128 dcc: dcc {
129 compatible = "arm,dcc";
130 status = "disabled";
131 u-boot,dm-pre-reloc;
132 };
133
Michal Simek44303df2015-10-30 15:39:18 +0100134 pmu {
135 compatible = "arm,armv8-pmuv3";
Michal Simek14cd9ea2016-04-07 15:28:33 +0200136 interrupt-parent = <&gic>;
Michal Simek44303df2015-10-30 15:39:18 +0100137 interrupts = <0 143 4>,
138 <0 144 4>,
139 <0 145 4>,
140 <0 146 4>;
141 };
142
143 psci {
144 compatible = "arm,psci-0.2";
145 method = "smc";
146 };
147
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100148 firmware {
Michal Simek039c7402019-10-14 15:42:03 +0200149 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100150 compatible = "xlnx,zynqmp-firmware";
Michal Simek2d381d22020-09-29 13:43:22 +0200151 #power-domain-cells = <1>;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100152 method = "smc";
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100153 u-boot,dm-pre-reloc;
154
155 zynqmp_power: zynqmp-power {
156 u-boot,dm-pre-reloc;
157 compatible = "xlnx,zynqmp-power";
158 interrupt-parent = <&gic>;
159 interrupts = <0 35 4>;
160 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
161 mbox-names = "tx", "rx";
162 };
Michal Simekb07e97b2019-10-14 15:55:53 +0200163
Michal Simekce906542020-11-26 14:25:02 +0100164 nvmem_firmware {
165 compatible = "xlnx,zynqmp-nvmem-fw";
166 #address-cells = <1>;
167 #size-cells = <1>;
168
169 soc_revision: soc_revision@0 {
170 reg = <0x0 0x4>;
171 };
172 };
173
Michal Simek2d381d22020-09-29 13:43:22 +0200174 zynqmp_pcap: pcap {
175 compatible = "xlnx,zynqmp-pcap-fpga";
176 clock-names = "ref_clk";
177 };
178
Michal Simekce906542020-11-26 14:25:02 +0100179 xlnx_aes: zynqmp-aes {
180 compatible = "xlnx,zynqmp-aes";
181 };
182
Michal Simekb07e97b2019-10-14 15:55:53 +0200183 zynqmp_reset: reset-controller {
184 compatible = "xlnx,zynqmp-reset";
185 #reset-cells = <1>;
186 };
Michal Simek00fb9452020-02-18 13:04:06 +0100187
188 pinctrl0: pinctrl {
189 compatible = "xlnx,zynqmp-pinctrl";
190 status = "disabled";
191 };
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100192 };
Michal Simek44303df2015-10-30 15:39:18 +0100193 };
194
195 timer {
196 compatible = "arm,armv8-timer";
197 interrupt-parent = <&gic>;
Michal Simek6db82e02017-02-09 14:45:12 +0100198 interrupts = <1 13 0xf08>,
199 <1 14 0xf08>,
200 <1 11 0xf08>,
201 <1 10 0xf08>;
Michal Simek44303df2015-10-30 15:39:18 +0100202 };
203
Naga Sureshkumar Relliaaf232f2016-06-20 15:48:30 +0530204 edac {
205 compatible = "arm,cortex-a53-edac";
206 };
207
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530208 fpga_full: fpga-full {
209 compatible = "fpga-region";
Nava kishore Manne21620992019-10-18 18:07:32 +0200210 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530211 #address-cells = <2>;
212 #size-cells = <2>;
Nava kishore Manne21620992019-10-18 18:07:32 +0200213 ranges;
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530214 };
215
Michal Simek2d381d22020-09-29 13:43:22 +0200216 amba: axi {
Michal Simek44303df2015-10-30 15:39:18 +0100217 compatible = "simple-bus";
Michal Simekc9811e12016-02-22 09:57:27 +0100218 u-boot,dm-pre-reloc;
Michal Simek44303df2015-10-30 15:39:18 +0100219 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100220 #size-cells = <2>;
221 ranges;
Michal Simek44303df2015-10-30 15:39:18 +0100222
223 can0: can@ff060000 {
224 compatible = "xlnx,zynq-can-1.0";
225 status = "disabled";
226 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100227 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100228 interrupts = <0 23 4>;
229 interrupt-parent = <&gic>;
230 tx-fifo-depth = <0x40>;
231 rx-fifo-depth = <0x40>;
Michal Simek332996c2019-10-14 15:56:31 +0200232 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100233 };
234
235 can1: can@ff070000 {
236 compatible = "xlnx,zynq-can-1.0";
237 status = "disabled";
238 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100239 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100240 interrupts = <0 24 4>;
241 interrupt-parent = <&gic>;
242 tx-fifo-depth = <0x40>;
243 rx-fifo-depth = <0x40>;
Michal Simek332996c2019-10-14 15:56:31 +0200244 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100245 };
246
Michal Simekff50d212015-11-26 11:21:25 +0100247 cci: cci@fd6e0000 {
248 compatible = "arm,cci-400";
Michal Simekb976fd62016-02-11 07:19:06 +0100249 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekff50d212015-11-26 11:21:25 +0100250 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
251 #address-cells = <1>;
252 #size-cells = <1>;
253
254 pmu@9000 {
255 compatible = "arm,cci-400-pmu,r1";
256 reg = <0x9000 0x5000>;
257 interrupt-parent = <&gic>;
258 interrupts = <0 123 4>,
259 <0 123 4>,
260 <0 123 4>,
261 <0 123 4>,
262 <0 123 4>;
263 };
264 };
265
Michal Simek44303df2015-10-30 15:39:18 +0100266 /* GDMA */
267 fpd_dma_chan1: dma@fd500000 {
268 status = "disabled";
269 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100270 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100271 interrupt-parent = <&gic>;
272 interrupts = <0 124 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530273 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100274 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200275 #stream-id-cells = <1>;
276 iommus = <&smmu 0x14e8>;
Michal Simek332996c2019-10-14 15:56:31 +0200277 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100278 };
279
280 fpd_dma_chan2: dma@fd510000 {
281 status = "disabled";
282 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100283 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100284 interrupt-parent = <&gic>;
285 interrupts = <0 125 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530286 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100287 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200288 #stream-id-cells = <1>;
289 iommus = <&smmu 0x14e9>;
Michal Simek332996c2019-10-14 15:56:31 +0200290 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100291 };
292
293 fpd_dma_chan3: dma@fd520000 {
294 status = "disabled";
295 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100296 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100297 interrupt-parent = <&gic>;
298 interrupts = <0 126 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530299 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100300 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200301 #stream-id-cells = <1>;
302 iommus = <&smmu 0x14ea>;
Michal Simek332996c2019-10-14 15:56:31 +0200303 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100304 };
305
306 fpd_dma_chan4: dma@fd530000 {
307 status = "disabled";
308 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100309 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100310 interrupt-parent = <&gic>;
311 interrupts = <0 127 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530312 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100313 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200314 #stream-id-cells = <1>;
315 iommus = <&smmu 0x14eb>;
Michal Simek332996c2019-10-14 15:56:31 +0200316 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100317 };
318
319 fpd_dma_chan5: dma@fd540000 {
320 status = "disabled";
321 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100322 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100323 interrupt-parent = <&gic>;
324 interrupts = <0 128 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530325 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100326 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200327 #stream-id-cells = <1>;
328 iommus = <&smmu 0x14ec>;
Michal Simek332996c2019-10-14 15:56:31 +0200329 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100330 };
331
332 fpd_dma_chan6: dma@fd550000 {
333 status = "disabled";
334 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100335 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100336 interrupt-parent = <&gic>;
337 interrupts = <0 129 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530338 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100339 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200340 #stream-id-cells = <1>;
341 iommus = <&smmu 0x14ed>;
Michal Simek332996c2019-10-14 15:56:31 +0200342 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100343 };
344
345 fpd_dma_chan7: dma@fd560000 {
346 status = "disabled";
347 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100348 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100349 interrupt-parent = <&gic>;
350 interrupts = <0 130 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530351 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100352 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200353 #stream-id-cells = <1>;
354 iommus = <&smmu 0x14ee>;
Michal Simek332996c2019-10-14 15:56:31 +0200355 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100356 };
357
358 fpd_dma_chan8: dma@fd570000 {
359 status = "disabled";
360 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100361 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100362 interrupt-parent = <&gic>;
363 interrupts = <0 131 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530364 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100365 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200366 #stream-id-cells = <1>;
367 iommus = <&smmu 0x14ef>;
Michal Simek332996c2019-10-14 15:56:31 +0200368 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100369 };
370
Michal Simek2d381d22020-09-29 13:43:22 +0200371 gic: interrupt-controller@f9010000 {
372 compatible = "arm,gic-400";
373 #interrupt-cells = <3>;
374 reg = <0x0 0xf9010000 0x0 0x10000>,
375 <0x0 0xf9020000 0x0 0x20000>,
376 <0x0 0xf9040000 0x0 0x20000>,
377 <0x0 0xf9060000 0x0 0x20000>;
378 interrupt-controller;
379 interrupt-parent = <&gic>;
380 interrupts = <1 9 0xf04>;
381 };
382
Michal Simek44303df2015-10-30 15:39:18 +0100383 gpu: gpu@fd4b0000 {
384 status = "disabled";
385 compatible = "arm,mali-400", "arm,mali-utgard";
Hyun Kwon834ec8e2017-08-21 18:54:29 -0700386 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek44303df2015-10-30 15:39:18 +0100387 interrupt-parent = <&gic>;
388 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
389 interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
Madhurkiran Harikrishnan59206dd2017-02-17 04:14:45 -0800390 clock-names = "gpu", "gpu_pp0", "gpu_pp1";
Michal Simek332996c2019-10-14 15:56:31 +0200391 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek44303df2015-10-30 15:39:18 +0100392 };
393
Kedareswara rao Appana6af57732016-09-09 12:36:01 +0530394 /* LPDDMA default allows only secured access. inorder to enable
395 * These dma channels, Users should ensure that these dma
396 * Channels are allowed for non secure access.
397 */
Michal Simek44303df2015-10-30 15:39:18 +0100398 lpd_dma_chan1: dma@ffa80000 {
399 status = "disabled";
400 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100401 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100402 interrupt-parent = <&gic>;
403 interrupts = <0 77 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100404 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100405 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200406 #stream-id-cells = <1>;
407 iommus = <&smmu 0x868>;
Michal Simek332996c2019-10-14 15:56:31 +0200408 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100409 };
410
411 lpd_dma_chan2: dma@ffa90000 {
412 status = "disabled";
413 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100414 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100415 interrupt-parent = <&gic>;
416 interrupts = <0 78 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100417 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100418 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200419 #stream-id-cells = <1>;
420 iommus = <&smmu 0x869>;
Michal Simek332996c2019-10-14 15:56:31 +0200421 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100422 };
423
424 lpd_dma_chan3: dma@ffaa0000 {
425 status = "disabled";
426 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100427 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100428 interrupt-parent = <&gic>;
429 interrupts = <0 79 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100430 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100431 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200432 #stream-id-cells = <1>;
433 iommus = <&smmu 0x86a>;
Michal Simek332996c2019-10-14 15:56:31 +0200434 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100435 };
436
437 lpd_dma_chan4: dma@ffab0000 {
438 status = "disabled";
439 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100440 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100441 interrupt-parent = <&gic>;
442 interrupts = <0 80 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100443 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100444 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200445 #stream-id-cells = <1>;
446 iommus = <&smmu 0x86b>;
Michal Simek332996c2019-10-14 15:56:31 +0200447 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100448 };
449
450 lpd_dma_chan5: dma@ffac0000 {
451 status = "disabled";
452 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100453 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100454 interrupt-parent = <&gic>;
455 interrupts = <0 81 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100456 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100457 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200458 #stream-id-cells = <1>;
459 iommus = <&smmu 0x86c>;
Michal Simek332996c2019-10-14 15:56:31 +0200460 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100461 };
462
463 lpd_dma_chan6: dma@ffad0000 {
464 status = "disabled";
465 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100466 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100467 interrupt-parent = <&gic>;
468 interrupts = <0 82 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100469 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100470 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200471 #stream-id-cells = <1>;
472 iommus = <&smmu 0x86d>;
Michal Simek332996c2019-10-14 15:56:31 +0200473 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100474 };
475
476 lpd_dma_chan7: dma@ffae0000 {
477 status = "disabled";
478 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100479 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100480 interrupt-parent = <&gic>;
481 interrupts = <0 83 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100482 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100483 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200484 #stream-id-cells = <1>;
485 iommus = <&smmu 0x86e>;
Michal Simek332996c2019-10-14 15:56:31 +0200486 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100487 };
488
489 lpd_dma_chan8: dma@ffaf0000 {
490 status = "disabled";
491 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100492 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100493 interrupt-parent = <&gic>;
494 interrupts = <0 84 4>;
Michal Simek680e9972018-01-17 16:32:33 +0100495 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100496 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200497 #stream-id-cells = <1>;
498 iommus = <&smmu 0x86f>;
Michal Simek332996c2019-10-14 15:56:31 +0200499 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100500 };
501
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530502 mc: memory-controller@fd070000 {
503 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simekb976fd62016-02-11 07:19:06 +0100504 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530505 interrupt-parent = <&gic>;
506 interrupts = <0 112 4>;
507 };
508
Michal Simekce906542020-11-26 14:25:02 +0100509 nand0: nand-controller@ff100000 {
510 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek44303df2015-10-30 15:39:18 +0100511 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100512 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrae2b71c32021-02-23 13:47:20 -0700513 clock-names = "controller", "bus";
Michal Simek44303df2015-10-30 15:39:18 +0100514 interrupt-parent = <&gic>;
515 interrupts = <0 14 4>;
Naga Sureshkumar Rellic3a34b82017-01-23 16:20:37 +0530516 #address-cells = <1>;
517 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200518 #stream-id-cells = <1>;
519 iommus = <&smmu 0x872>;
Michal Simek332996c2019-10-14 15:56:31 +0200520 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek44303df2015-10-30 15:39:18 +0100521 };
522
523 gem0: ethernet@ff0b0000 {
Michal Simekdead6f62018-03-27 12:53:37 +0200524 compatible = "cdns,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100525 status = "disabled";
526 interrupt-parent = <&gic>;
527 interrupts = <0 57 4>, <0 57 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100528 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100529 clock-names = "pclk", "hclk", "tx_clk";
530 #address-cells = <1>;
531 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100532 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200533 iommus = <&smmu 0x874>;
Michal Simek332996c2019-10-14 15:56:31 +0200534 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100535 };
536
537 gem1: ethernet@ff0c0000 {
Michal Simekdead6f62018-03-27 12:53:37 +0200538 compatible = "cdns,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100539 status = "disabled";
540 interrupt-parent = <&gic>;
541 interrupts = <0 59 4>, <0 59 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100542 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100543 clock-names = "pclk", "hclk", "tx_clk";
544 #address-cells = <1>;
545 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100546 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200547 iommus = <&smmu 0x875>;
Michal Simek332996c2019-10-14 15:56:31 +0200548 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100549 };
550
551 gem2: ethernet@ff0d0000 {
Michal Simekdead6f62018-03-27 12:53:37 +0200552 compatible = "cdns,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100553 status = "disabled";
554 interrupt-parent = <&gic>;
555 interrupts = <0 61 4>, <0 61 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100556 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100557 clock-names = "pclk", "hclk", "tx_clk";
558 #address-cells = <1>;
559 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100560 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200561 iommus = <&smmu 0x876>;
Michal Simek332996c2019-10-14 15:56:31 +0200562 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek44303df2015-10-30 15:39:18 +0100563 };
564
565 gem3: ethernet@ff0e0000 {
Michal Simekdead6f62018-03-27 12:53:37 +0200566 compatible = "cdns,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100567 status = "disabled";
568 interrupt-parent = <&gic>;
569 interrupts = <0 63 4>, <0 63 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100570 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100571 clock-names = "pclk", "hclk", "tx_clk";
572 #address-cells = <1>;
573 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100574 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200575 iommus = <&smmu 0x877>;
Michal Simek332996c2019-10-14 15:56:31 +0200576 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek44303df2015-10-30 15:39:18 +0100577 };
578
579 gpio: gpio@ff0a0000 {
580 compatible = "xlnx,zynqmp-gpio-1.0";
581 status = "disabled";
582 #gpio-cells = <0x2>;
Michal Simekb94a3c22020-01-09 13:10:59 +0100583 gpio-controller;
Michal Simek44303df2015-10-30 15:39:18 +0100584 interrupt-parent = <&gic>;
585 interrupts = <0 16 4>;
Michal Simek9e826b62016-10-20 10:26:13 +0200586 interrupt-controller;
587 #interrupt-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100588 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek332996c2019-10-14 15:56:31 +0200589 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek44303df2015-10-30 15:39:18 +0100590 };
591
592 i2c0: i2c@ff020000 {
Michal Simek2d381d22020-09-29 13:43:22 +0200593 compatible = "cdns,i2c-r1p14";
Michal Simek44303df2015-10-30 15:39:18 +0100594 status = "disabled";
595 interrupt-parent = <&gic>;
596 interrupts = <0 17 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100597 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100598 #address-cells = <1>;
599 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200600 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100601 };
602
603 i2c1: i2c@ff030000 {
Michal Simek2d381d22020-09-29 13:43:22 +0200604 compatible = "cdns,i2c-r1p14";
Michal Simek44303df2015-10-30 15:39:18 +0100605 status = "disabled";
606 interrupt-parent = <&gic>;
607 interrupts = <0 18 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100608 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100609 #address-cells = <1>;
610 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200611 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100612 };
613
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530614 ocm: memory-controller@ff960000 {
615 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100616 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530617 interrupt-parent = <&gic>;
618 interrupts = <0 10 4>;
619 };
620
Michal Simek44303df2015-10-30 15:39:18 +0100621 pcie: pcie@fd0e0000 {
622 compatible = "xlnx,nwl-pcie-2.11";
623 status = "disabled";
624 #address-cells = <3>;
625 #size-cells = <2>;
626 #interrupt-cells = <1>;
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530627 msi-controller;
Michal Simek44303df2015-10-30 15:39:18 +0100628 device_type = "pci";
629 interrupt-parent = <&gic>;
Michal Simek91a8b0e2016-01-20 12:59:23 +0100630 interrupts = <0 118 4>,
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530631 <0 117 4>,
Michal Simek91a8b0e2016-01-20 12:59:23 +0100632 <0 116 4>,
633 <0 115 4>, /* MSI_1 [63...32] */
634 <0 114 4>; /* MSI_0 [31...0] */
Michal Simek680e9972018-01-17 16:32:33 +0100635 interrupt-names = "misc", "dummy", "intx",
636 "msi1", "msi0";
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530637 msi-parent = <&pcie>;
Michal Simekb976fd62016-02-11 07:19:06 +0100638 reg = <0x0 0xfd0e0000 0x0 0x1000>,
639 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogada688d1be2016-08-02 20:34:13 +0530640 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100641 reg-names = "breg", "pcireg", "cfg";
Michal Simek2d381d22020-09-29 13:43:22 +0200642 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
643 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herringec2b2d42017-03-21 21:03:13 -0500644 bus-range = <0x00 0xff>;
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530645 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
646 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
647 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
648 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
649 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Michal Simek332996c2019-10-14 15:56:31 +0200650 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530651 pcie_intc: legacy-interrupt-controller {
652 interrupt-controller;
653 #address-cells = <0>;
654 #interrupt-cells = <1>;
655 };
Michal Simek44303df2015-10-30 15:39:18 +0100656 };
657
658 qspi: spi@ff0f0000 {
Michal Simek24124ab2017-01-16 12:07:33 +0100659 u-boot,dm-pre-reloc;
Michal Simek44303df2015-10-30 15:39:18 +0100660 compatible = "xlnx,zynqmp-qspi-1.0";
661 status = "disabled";
662 clock-names = "ref_clk", "pclk";
663 interrupts = <0 15 4>;
664 interrupt-parent = <&gic>;
665 num-cs = <1>;
Michal Simekb976fd62016-02-11 07:19:06 +0100666 reg = <0x0 0xff0f0000 0x0 0x1000>,
667 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100668 #address-cells = <1>;
669 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200670 #stream-id-cells = <1>;
671 iommus = <&smmu 0x873>;
Michal Simek332996c2019-10-14 15:56:31 +0200672 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek44303df2015-10-30 15:39:18 +0100673 };
674
Michal Simekce906542020-11-26 14:25:02 +0100675 psgtr: phy@fd400000 {
676 compatible = "xlnx,zynqmp-psgtr-v1.1";
677 status = "disabled";
678 reg = <0x0 0xfd400000 0x0 0x40000>,
679 <0x0 0xfd3d0000 0x0 0x1000>;
680 reg-names = "serdes", "siou";
681 #phy-cells = <4>;
682 };
683
Michal Simek44303df2015-10-30 15:39:18 +0100684 rtc: rtc@ffa60000 {
685 compatible = "xlnx,zynqmp-rtc";
686 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100687 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek44303df2015-10-30 15:39:18 +0100688 interrupt-parent = <&gic>;
689 interrupts = <0 26 4>, <0 27 4>;
690 interrupt-names = "alarm", "sec";
Nava kishore Manne4d9d6982017-01-27 18:20:14 +0530691 calibration = <0x8000>;
Michal Simek44303df2015-10-30 15:39:18 +0100692 };
693
694 sata: ahci@fd0c0000 {
695 compatible = "ceva,ahci-1v84";
696 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100697 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek44303df2015-10-30 15:39:18 +0100698 interrupt-parent = <&gic>;
699 interrupts = <0 133 4>;
Michal Simek332996c2019-10-14 15:56:31 +0200700 power-domains = <&zynqmp_firmware PD_SATA>;
Anurag Kumar Vulisha110d06b2017-07-04 20:03:42 +0530701 #stream-id-cells = <4>;
702 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
703 <&smmu 0x4c2>, <&smmu 0x4c3>;
704 /* dma-coherent; */
Michal Simek44303df2015-10-30 15:39:18 +0100705 };
706
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530707 sdhci0: mmc@ff160000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100708 u-boot,dm-pre-reloc;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530709 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100710 status = "disabled";
711 interrupt-parent = <&gic>;
712 interrupts = <0 48 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100713 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100714 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530715 xlnx,device_id = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200716 #stream-id-cells = <1>;
717 iommus = <&smmu 0x870>;
Manish Narani5e3c90d2017-07-19 21:16:33 +0530718 nvmem-cells = <&soc_revision>;
719 nvmem-cell-names = "soc_revision";
Ashok Reddy Somad9872d82020-02-17 23:32:57 -0700720 #clock-cells = <1>;
721 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simekce906542020-11-26 14:25:02 +0100722 power-domains = <&zynqmp_firmware PD_SD_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100723 };
724
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530725 sdhci1: mmc@ff170000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100726 u-boot,dm-pre-reloc;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530727 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100728 status = "disabled";
729 interrupt-parent = <&gic>;
730 interrupts = <0 49 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100731 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100732 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530733 xlnx,device_id = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200734 #stream-id-cells = <1>;
735 iommus = <&smmu 0x871>;
Manish Narani5e3c90d2017-07-19 21:16:33 +0530736 nvmem-cells = <&soc_revision>;
737 nvmem-cell-names = "soc_revision";
Ashok Reddy Somad9872d82020-02-17 23:32:57 -0700738 #clock-cells = <1>;
739 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simekce906542020-11-26 14:25:02 +0100740 power-domains = <&zynqmp_firmware PD_SD_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100741 };
742
Michal Simek2d381d22020-09-29 13:43:22 +0200743 smmu: iommu@fd800000 {
Michal Simek44303df2015-10-30 15:39:18 +0100744 compatible = "arm,mmu-500";
Michal Simekb976fd62016-02-11 07:19:06 +0100745 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simekba6ad312016-04-06 10:43:23 +0200746 #iommu-cells = <1>;
Naga Sureshkumar Relli10f2a292017-03-09 20:00:13 +0530747 status = "disabled";
Michal Simek44303df2015-10-30 15:39:18 +0100748 #global-interrupts = <1>;
749 interrupt-parent = <&gic>;
Edgar E. Iglesias88a85aa2015-11-26 14:12:19 +0100750 interrupts = <0 155 4>,
751 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
752 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
753 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
754 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100755 };
756
757 spi0: spi@ff040000 {
758 compatible = "cdns,spi-r1p6";
759 status = "disabled";
760 interrupt-parent = <&gic>;
761 interrupts = <0 19 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100762 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100763 clock-names = "ref_clk", "pclk";
764 #address-cells = <1>;
765 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200766 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100767 };
768
769 spi1: spi@ff050000 {
770 compatible = "cdns,spi-r1p6";
771 status = "disabled";
772 interrupt-parent = <&gic>;
773 interrupts = <0 20 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100774 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100775 clock-names = "ref_clk", "pclk";
776 #address-cells = <1>;
777 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200778 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100779 };
780
781 ttc0: timer@ff110000 {
782 compatible = "cdns,ttc";
783 status = "disabled";
784 interrupt-parent = <&gic>;
785 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100786 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100787 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200788 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100789 };
790
791 ttc1: timer@ff120000 {
792 compatible = "cdns,ttc";
793 status = "disabled";
794 interrupt-parent = <&gic>;
795 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100796 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100797 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200798 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100799 };
800
801 ttc2: timer@ff130000 {
802 compatible = "cdns,ttc";
803 status = "disabled";
804 interrupt-parent = <&gic>;
805 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100806 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100807 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200808 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek44303df2015-10-30 15:39:18 +0100809 };
810
811 ttc3: timer@ff140000 {
812 compatible = "cdns,ttc";
813 status = "disabled";
814 interrupt-parent = <&gic>;
815 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100816 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100817 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200818 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek44303df2015-10-30 15:39:18 +0100819 };
820
821 uart0: serial@ff000000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100822 u-boot,dm-pre-reloc;
Michal Simekca2f5872015-11-27 13:22:58 +0100823 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek44303df2015-10-30 15:39:18 +0100824 status = "disabled";
825 interrupt-parent = <&gic>;
826 interrupts = <0 21 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100827 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100828 clock-names = "uart_clk", "pclk";
Michal Simek332996c2019-10-14 15:56:31 +0200829 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100830 };
831
832 uart1: serial@ff010000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100833 u-boot,dm-pre-reloc;
Michal Simekca2f5872015-11-27 13:22:58 +0100834 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek44303df2015-10-30 15:39:18 +0100835 status = "disabled";
836 interrupt-parent = <&gic>;
837 interrupts = <0 22 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100838 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100839 clock-names = "uart_clk", "pclk";
Michal Simek332996c2019-10-14 15:56:31 +0200840 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100841 };
842
Manish Naranif7346ef2017-03-27 17:47:00 +0530843 usb0: usb0@ff9d0000 {
Michal Simeka84de482016-04-07 15:06:07 +0200844 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100845 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100846 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200847 compatible = "xlnx,zynqmp-dwc3";
Manish Naranif7346ef2017-03-27 17:47:00 +0530848 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simeka84de482016-04-07 15:06:07 +0200849 clock-names = "bus_clk", "ref_clk";
Michal Simek332996c2019-10-14 15:56:31 +0200850 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simeka84de482016-04-07 15:06:07 +0200851 ranges;
Anurag Kumar Vulisha8e5a4e62017-03-02 14:40:51 +0530852 nvmem-cells = <&soc_revision>;
853 nvmem-cell-names = "soc_revision";
Michal Simeka84de482016-04-07 15:06:07 +0200854
855 dwc3_0: dwc3@fe200000 {
856 compatible = "snps,dwc3";
857 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100858 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200859 interrupt-parent = <&gic>;
Manish Narani2ef98662017-01-18 17:34:48 +0530860 interrupts = <0 65 4>, <0 69 4>;
Anurag Kumar Vulisha8861dcf2017-06-20 16:25:16 +0530861 #stream-id-cells = <1>;
862 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha397a08a2017-03-10 19:18:17 +0530863 snps,quirk-frame-length-adjustment = <0x20>;
Michal Simeka84de482016-04-07 15:06:07 +0200864 snps,refclk_fladj;
Manish Naranif7346ef2017-03-27 17:47:00 +0530865 /* dma-coherent; */
Michal Simeka84de482016-04-07 15:06:07 +0200866 };
Michal Simek44303df2015-10-30 15:39:18 +0100867 };
868
Manish Naranif7346ef2017-03-27 17:47:00 +0530869 usb1: usb1@ff9e0000 {
Michal Simeka84de482016-04-07 15:06:07 +0200870 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100871 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100872 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200873 compatible = "xlnx,zynqmp-dwc3";
Manish Naranif7346ef2017-03-27 17:47:00 +0530874 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simeka84de482016-04-07 15:06:07 +0200875 clock-names = "bus_clk", "ref_clk";
Michal Simek332996c2019-10-14 15:56:31 +0200876 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simeka84de482016-04-07 15:06:07 +0200877 ranges;
Anurag Kumar Vulisha8e5a4e62017-03-02 14:40:51 +0530878 nvmem-cells = <&soc_revision>;
879 nvmem-cell-names = "soc_revision";
Michal Simeka84de482016-04-07 15:06:07 +0200880
881 dwc3_1: dwc3@fe300000 {
882 compatible = "snps,dwc3";
883 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100884 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200885 interrupt-parent = <&gic>;
Manish Narani2ef98662017-01-18 17:34:48 +0530886 interrupts = <0 70 4>, <0 74 4>;
Anurag Kumar Vulisha8861dcf2017-06-20 16:25:16 +0530887 #stream-id-cells = <1>;
888 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha397a08a2017-03-10 19:18:17 +0530889 snps,quirk-frame-length-adjustment = <0x20>;
Michal Simeka84de482016-04-07 15:06:07 +0200890 snps,refclk_fladj;
Manish Naranif7346ef2017-03-27 17:47:00 +0530891 /* dma-coherent; */
Michal Simeka84de482016-04-07 15:06:07 +0200892 };
Michal Simek44303df2015-10-30 15:39:18 +0100893 };
894
895 watchdog0: watchdog@fd4d0000 {
896 compatible = "cdns,wdt-r1p2";
897 status = "disabled";
898 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid3fd4332015-11-04 12:34:17 +0530899 interrupts = <0 113 1>;
Michal Simekb976fd62016-02-11 07:19:06 +0100900 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula3c8ee332018-10-09 20:52:50 +0530901 timeout-sec = <60>;
902 reset-on-timeout;
Michal Simek44303df2015-10-30 15:39:18 +0100903 };
904
Michal Simek2038e462018-07-18 09:25:43 +0200905 lpd_watchdog: watchdog@ff150000 {
906 compatible = "cdns,wdt-r1p2";
907 status = "disabled";
908 interrupt-parent = <&gic>;
909 interrupts = <0 52 1>;
910 reg = <0x0 0xff150000 0x0 0x1000>;
911 timeout-sec = <10>;
912 };
913
Michal Simek795ebc02017-11-02 12:04:43 +0100914 xilinx_ams: ams@ffa50000 {
915 compatible = "xlnx,zynqmp-ams";
916 status = "disabled";
917 interrupt-parent = <&gic>;
918 interrupts = <0 56 4>;
919 interrupt-names = "ams-irq";
920 reg = <0x0 0xffa50000 0x0 0x800>;
921 reg-names = "ams-base";
922 #address-cells = <2>;
923 #size-cells = <2>;
924 #io-channel-cells = <1>;
925 ranges;
926
927 ams_ps: ams_ps@ffa50800 {
928 compatible = "xlnx,zynqmp-ams-ps";
929 status = "disabled";
930 reg = <0x0 0xffa50800 0x0 0x400>;
931 };
932
933 ams_pl: ams_pl@ffa50c00 {
934 compatible = "xlnx,zynqmp-ams-pl";
935 status = "disabled";
936 reg = <0x0 0xffa50c00 0x0 0x400>;
937 };
938 };
939
Michal Simekce906542020-11-26 14:25:02 +0100940 zynqmp_dpdma: dma-controller@fd4c0000 {
941 compatible = "xlnx,zynqmp-dpdma";
Michal Simek44303df2015-10-30 15:39:18 +0100942 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100943 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100944 interrupts = <0 122 4>;
945 interrupt-parent = <&gic>;
946 clock-names = "axi_clk";
Michal Simek332996c2019-10-14 15:56:31 +0200947 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek44303df2015-10-30 15:39:18 +0100948 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100949 };
Michal Simek04437de2020-02-18 09:24:08 +0100950
Michal Simekce906542020-11-26 14:25:02 +0100951 zynqmp_dpsub: display@fd4a0000 {
Michal Simek04437de2020-02-18 09:24:08 +0100952 compatible = "xlnx,zynqmp-dpsub-1.7";
953 status = "disabled";
954 reg = <0x0 0xfd4a0000 0x0 0x1000>,
955 <0x0 0xfd4aa000 0x0 0x1000>,
956 <0x0 0xfd4ab000 0x0 0x1000>,
957 <0x0 0xfd4ac000 0x0 0x1000>;
958 reg-names = "dp", "blend", "av_buf", "aud";
959 interrupts = <0 119 4>;
960 interrupt-parent = <&gic>;
Michal Simek04437de2020-02-18 09:24:08 +0100961 clock-names = "dp_apb_clk", "dp_aud_clk",
962 "dp_vtc_pixel_clk_in";
Michal Simek04437de2020-02-18 09:24:08 +0100963 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simekce906542020-11-26 14:25:02 +0100964 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
965 dma-names = "vid0", "vid1", "vid2", "gfx0";
966 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
967 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
968 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
969 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek04437de2020-02-18 09:24:08 +0100970 };
Michal Simek44303df2015-10-30 15:39:18 +0100971 };
972};