Michal Simek | 18a952c | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 2 | /* |
| 3 | * dts file for Xilinx ZynqMP |
| 4 | * |
Michal Simek | d31f1c9 | 2020-02-18 08:38:06 +0100 | [diff] [blame] | 5 | * (C) Copyright 2014 - 2020, Xilinx, Inc. |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 6 | * |
| 7 | * Michal Simek <michal.simek@xilinx.com> |
| 8 | * |
Michal Simek | 18a952c | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 13 | */ |
Michal Simek | 91d1153 | 2016-12-16 13:12:48 +0100 | [diff] [blame] | 14 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 15 | #include <dt-bindings/dma/xlnx-zynqmp-dpdma.h> |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 16 | #include <dt-bindings/power/xlnx-zynqmp-power.h> |
Michal Simek | b07e97b | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 17 | #include <dt-bindings/reset/xlnx-zynqmp-resets.h> |
| 18 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 19 | / { |
| 20 | compatible = "xlnx,zynqmp"; |
| 21 | #address-cells = <2>; |
Michal Simek | 85d1142 | 2016-04-07 15:07:38 +0200 | [diff] [blame] | 22 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 23 | |
| 24 | cpus { |
| 25 | #address-cells = <1>; |
| 26 | #size-cells = <0>; |
| 27 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 28 | cpu0: cpu@0 { |
Rob Herring | 8e3501e | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 29 | compatible = "arm,cortex-a53"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 30 | device_type = "cpu"; |
| 31 | enable-method = "psci"; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 32 | operating-points-v2 = <&cpu_opp_table>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 33 | reg = <0x0>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 34 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 35 | }; |
| 36 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 37 | cpu1: cpu@1 { |
Rob Herring | 8e3501e | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 38 | compatible = "arm,cortex-a53"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 39 | device_type = "cpu"; |
| 40 | enable-method = "psci"; |
| 41 | reg = <0x1>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 42 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 43 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 44 | }; |
| 45 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 46 | cpu2: cpu@2 { |
Rob Herring | 8e3501e | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 47 | compatible = "arm,cortex-a53"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 48 | device_type = "cpu"; |
| 49 | enable-method = "psci"; |
| 50 | reg = <0x2>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 51 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 52 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 53 | }; |
| 54 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 55 | cpu3: cpu@3 { |
Rob Herring | 8e3501e | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 56 | compatible = "arm,cortex-a53"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 57 | device_type = "cpu"; |
| 58 | enable-method = "psci"; |
| 59 | reg = <0x3>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 60 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 61 | cpu-idle-states = <&CPU_SLEEP_0>; |
| 62 | }; |
| 63 | |
| 64 | idle-states { |
Amit Kucheria | 9a06ed8 | 2018-08-23 14:23:29 +0530 | [diff] [blame] | 65 | entry-method = "psci"; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 66 | |
| 67 | CPU_SLEEP_0: cpu-sleep-0 { |
| 68 | compatible = "arm,idle-state"; |
| 69 | arm,psci-suspend-param = <0x40000000>; |
| 70 | local-timer-stop; |
| 71 | entry-latency-us = <300>; |
| 72 | exit-latency-us = <600>; |
Jolly Shah | 6a097b0 | 2017-06-14 15:03:52 -0700 | [diff] [blame] | 73 | min-residency-us = <10000>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 74 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 75 | }; |
| 76 | }; |
| 77 | |
Michal Simek | 096d7f5 | 2018-11-08 10:06:53 +0100 | [diff] [blame] | 78 | cpu_opp_table: cpu-opp-table { |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 79 | compatible = "operating-points-v2"; |
| 80 | opp-shared; |
| 81 | opp00 { |
| 82 | opp-hz = /bits/ 64 <1199999988>; |
| 83 | opp-microvolt = <1000000>; |
| 84 | clock-latency-ns = <500000>; |
| 85 | }; |
| 86 | opp01 { |
| 87 | opp-hz = /bits/ 64 <599999994>; |
| 88 | opp-microvolt = <1000000>; |
| 89 | clock-latency-ns = <500000>; |
| 90 | }; |
| 91 | opp02 { |
| 92 | opp-hz = /bits/ 64 <399999996>; |
| 93 | opp-microvolt = <1000000>; |
| 94 | clock-latency-ns = <500000>; |
| 95 | }; |
| 96 | opp03 { |
| 97 | opp-hz = /bits/ 64 <299999997>; |
| 98 | opp-microvolt = <1000000>; |
| 99 | clock-latency-ns = <500000>; |
| 100 | }; |
| 101 | }; |
| 102 | |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 103 | zynqmp_ipi { |
| 104 | u-boot,dm-pre-reloc; |
| 105 | compatible = "xlnx,zynqmp-ipi-mailbox"; |
| 106 | interrupt-parent = <&gic>; |
| 107 | interrupts = <0 35 4>; |
| 108 | xlnx,ipi-id = <0>; |
| 109 | #address-cells = <2>; |
| 110 | #size-cells = <2>; |
| 111 | ranges; |
| 112 | |
| 113 | ipi_mailbox_pmu1: mailbox@ff990400 { |
| 114 | u-boot,dm-pre-reloc; |
| 115 | reg = <0x0 0xff9905c0 0x0 0x20>, |
| 116 | <0x0 0xff9905e0 0x0 0x20>, |
| 117 | <0x0 0xff990e80 0x0 0x20>, |
| 118 | <0x0 0xff990ea0 0x0 0x20>; |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 119 | reg-names = "local_request_region", |
| 120 | "local_response_region", |
| 121 | "remote_request_region", |
| 122 | "remote_response_region"; |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 123 | #mbox-cells = <1>; |
| 124 | xlnx,ipi-id = <4>; |
| 125 | }; |
| 126 | }; |
| 127 | |
Michal Simek | 69d09dd | 2016-09-09 08:46:39 +0200 | [diff] [blame] | 128 | dcc: dcc { |
| 129 | compatible = "arm,dcc"; |
| 130 | status = "disabled"; |
| 131 | u-boot,dm-pre-reloc; |
| 132 | }; |
| 133 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 134 | pmu { |
| 135 | compatible = "arm,armv8-pmuv3"; |
Michal Simek | 14cd9ea | 2016-04-07 15:28:33 +0200 | [diff] [blame] | 136 | interrupt-parent = <&gic>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 137 | interrupts = <0 143 4>, |
| 138 | <0 144 4>, |
| 139 | <0 145 4>, |
| 140 | <0 146 4>; |
| 141 | }; |
| 142 | |
| 143 | psci { |
| 144 | compatible = "arm,psci-0.2"; |
| 145 | method = "smc"; |
| 146 | }; |
| 147 | |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 148 | firmware { |
Michal Simek | 039c740 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 149 | zynqmp_firmware: zynqmp-firmware { |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 150 | compatible = "xlnx,zynqmp-firmware"; |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 151 | #power-domain-cells = <1>; |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 152 | method = "smc"; |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 153 | u-boot,dm-pre-reloc; |
| 154 | |
| 155 | zynqmp_power: zynqmp-power { |
| 156 | u-boot,dm-pre-reloc; |
| 157 | compatible = "xlnx,zynqmp-power"; |
| 158 | interrupt-parent = <&gic>; |
| 159 | interrupts = <0 35 4>; |
| 160 | mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>; |
| 161 | mbox-names = "tx", "rx"; |
| 162 | }; |
Michal Simek | b07e97b | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 163 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 164 | nvmem_firmware { |
| 165 | compatible = "xlnx,zynqmp-nvmem-fw"; |
| 166 | #address-cells = <1>; |
| 167 | #size-cells = <1>; |
| 168 | |
| 169 | soc_revision: soc_revision@0 { |
| 170 | reg = <0x0 0x4>; |
| 171 | }; |
| 172 | }; |
| 173 | |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 174 | zynqmp_pcap: pcap { |
| 175 | compatible = "xlnx,zynqmp-pcap-fpga"; |
| 176 | clock-names = "ref_clk"; |
| 177 | }; |
| 178 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 179 | xlnx_aes: zynqmp-aes { |
| 180 | compatible = "xlnx,zynqmp-aes"; |
| 181 | }; |
| 182 | |
Michal Simek | b07e97b | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 183 | zynqmp_reset: reset-controller { |
| 184 | compatible = "xlnx,zynqmp-reset"; |
| 185 | #reset-cells = <1>; |
| 186 | }; |
Michal Simek | 00fb945 | 2020-02-18 13:04:06 +0100 | [diff] [blame] | 187 | |
| 188 | pinctrl0: pinctrl { |
| 189 | compatible = "xlnx,zynqmp-pinctrl"; |
| 190 | status = "disabled"; |
| 191 | }; |
Ibai Erkiaga | 95497af | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 192 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 193 | }; |
| 194 | |
| 195 | timer { |
| 196 | compatible = "arm,armv8-timer"; |
| 197 | interrupt-parent = <&gic>; |
Michal Simek | 6db82e0 | 2017-02-09 14:45:12 +0100 | [diff] [blame] | 198 | interrupts = <1 13 0xf08>, |
| 199 | <1 14 0xf08>, |
| 200 | <1 11 0xf08>, |
| 201 | <1 10 0xf08>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 202 | }; |
| 203 | |
Naga Sureshkumar Relli | aaf232f | 2016-06-20 15:48:30 +0530 | [diff] [blame] | 204 | edac { |
| 205 | compatible = "arm,cortex-a53-edac"; |
| 206 | }; |
| 207 | |
Nava kishore Manne | 7689dce | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 208 | fpga_full: fpga-full { |
| 209 | compatible = "fpga-region"; |
Nava kishore Manne | 2162099 | 2019-10-18 18:07:32 +0200 | [diff] [blame] | 210 | fpga-mgr = <&zynqmp_pcap>; |
Nava kishore Manne | 7689dce | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 211 | #address-cells = <2>; |
| 212 | #size-cells = <2>; |
Nava kishore Manne | 2162099 | 2019-10-18 18:07:32 +0200 | [diff] [blame] | 213 | ranges; |
Nava kishore Manne | 7689dce | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 214 | }; |
| 215 | |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 216 | amba: axi { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 217 | compatible = "simple-bus"; |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 218 | u-boot,dm-pre-reloc; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 219 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 220 | #size-cells = <2>; |
| 221 | ranges; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 222 | |
| 223 | can0: can@ff060000 { |
| 224 | compatible = "xlnx,zynq-can-1.0"; |
| 225 | status = "disabled"; |
| 226 | clock-names = "can_clk", "pclk"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 227 | reg = <0x0 0xff060000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 228 | interrupts = <0 23 4>; |
| 229 | interrupt-parent = <&gic>; |
| 230 | tx-fifo-depth = <0x40>; |
| 231 | rx-fifo-depth = <0x40>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 232 | power-domains = <&zynqmp_firmware PD_CAN_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 233 | }; |
| 234 | |
| 235 | can1: can@ff070000 { |
| 236 | compatible = "xlnx,zynq-can-1.0"; |
| 237 | status = "disabled"; |
| 238 | clock-names = "can_clk", "pclk"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 239 | reg = <0x0 0xff070000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 240 | interrupts = <0 24 4>; |
| 241 | interrupt-parent = <&gic>; |
| 242 | tx-fifo-depth = <0x40>; |
| 243 | rx-fifo-depth = <0x40>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 244 | power-domains = <&zynqmp_firmware PD_CAN_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 245 | }; |
| 246 | |
Michal Simek | ff50d21 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 247 | cci: cci@fd6e0000 { |
| 248 | compatible = "arm,cci-400"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 249 | reg = <0x0 0xfd6e0000 0x0 0x9000>; |
Michal Simek | ff50d21 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 250 | ranges = <0x0 0x0 0xfd6e0000 0x10000>; |
| 251 | #address-cells = <1>; |
| 252 | #size-cells = <1>; |
| 253 | |
| 254 | pmu@9000 { |
| 255 | compatible = "arm,cci-400-pmu,r1"; |
| 256 | reg = <0x9000 0x5000>; |
| 257 | interrupt-parent = <&gic>; |
| 258 | interrupts = <0 123 4>, |
| 259 | <0 123 4>, |
| 260 | <0 123 4>, |
| 261 | <0 123 4>, |
| 262 | <0 123 4>; |
| 263 | }; |
| 264 | }; |
| 265 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 266 | /* GDMA */ |
| 267 | fpd_dma_chan1: dma@fd500000 { |
| 268 | status = "disabled"; |
| 269 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 270 | reg = <0x0 0xfd500000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 271 | interrupt-parent = <&gic>; |
| 272 | interrupts = <0 124 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 273 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 274 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 275 | #stream-id-cells = <1>; |
| 276 | iommus = <&smmu 0x14e8>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 277 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 278 | }; |
| 279 | |
| 280 | fpd_dma_chan2: dma@fd510000 { |
| 281 | status = "disabled"; |
| 282 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 283 | reg = <0x0 0xfd510000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 284 | interrupt-parent = <&gic>; |
| 285 | interrupts = <0 125 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 286 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 287 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 288 | #stream-id-cells = <1>; |
| 289 | iommus = <&smmu 0x14e9>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 290 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 291 | }; |
| 292 | |
| 293 | fpd_dma_chan3: dma@fd520000 { |
| 294 | status = "disabled"; |
| 295 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 296 | reg = <0x0 0xfd520000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 297 | interrupt-parent = <&gic>; |
| 298 | interrupts = <0 126 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 299 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 300 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 301 | #stream-id-cells = <1>; |
| 302 | iommus = <&smmu 0x14ea>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 303 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 304 | }; |
| 305 | |
| 306 | fpd_dma_chan4: dma@fd530000 { |
| 307 | status = "disabled"; |
| 308 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 309 | reg = <0x0 0xfd530000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 310 | interrupt-parent = <&gic>; |
| 311 | interrupts = <0 127 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 312 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 313 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 314 | #stream-id-cells = <1>; |
| 315 | iommus = <&smmu 0x14eb>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 316 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 317 | }; |
| 318 | |
| 319 | fpd_dma_chan5: dma@fd540000 { |
| 320 | status = "disabled"; |
| 321 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 322 | reg = <0x0 0xfd540000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 323 | interrupt-parent = <&gic>; |
| 324 | interrupts = <0 128 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 325 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 326 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 327 | #stream-id-cells = <1>; |
| 328 | iommus = <&smmu 0x14ec>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 329 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 330 | }; |
| 331 | |
| 332 | fpd_dma_chan6: dma@fd550000 { |
| 333 | status = "disabled"; |
| 334 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 335 | reg = <0x0 0xfd550000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 336 | interrupt-parent = <&gic>; |
| 337 | interrupts = <0 129 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 338 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 339 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 340 | #stream-id-cells = <1>; |
| 341 | iommus = <&smmu 0x14ed>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 342 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 343 | }; |
| 344 | |
| 345 | fpd_dma_chan7: dma@fd560000 { |
| 346 | status = "disabled"; |
| 347 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 348 | reg = <0x0 0xfd560000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 349 | interrupt-parent = <&gic>; |
| 350 | interrupts = <0 130 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 351 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 352 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 353 | #stream-id-cells = <1>; |
| 354 | iommus = <&smmu 0x14ee>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 355 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 356 | }; |
| 357 | |
| 358 | fpd_dma_chan8: dma@fd570000 { |
| 359 | status = "disabled"; |
| 360 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 361 | reg = <0x0 0xfd570000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 362 | interrupt-parent = <&gic>; |
| 363 | interrupts = <0 131 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 364 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 365 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 366 | #stream-id-cells = <1>; |
| 367 | iommus = <&smmu 0x14ef>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 368 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 369 | }; |
| 370 | |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 371 | gic: interrupt-controller@f9010000 { |
| 372 | compatible = "arm,gic-400"; |
| 373 | #interrupt-cells = <3>; |
| 374 | reg = <0x0 0xf9010000 0x0 0x10000>, |
| 375 | <0x0 0xf9020000 0x0 0x20000>, |
| 376 | <0x0 0xf9040000 0x0 0x20000>, |
| 377 | <0x0 0xf9060000 0x0 0x20000>; |
| 378 | interrupt-controller; |
| 379 | interrupt-parent = <&gic>; |
| 380 | interrupts = <1 9 0xf04>; |
| 381 | }; |
| 382 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 383 | gpu: gpu@fd4b0000 { |
| 384 | status = "disabled"; |
| 385 | compatible = "arm,mali-400", "arm,mali-utgard"; |
Hyun Kwon | 834ec8e | 2017-08-21 18:54:29 -0700 | [diff] [blame] | 386 | reg = <0x0 0xfd4b0000 0x0 0x10000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 387 | interrupt-parent = <&gic>; |
| 388 | interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>; |
| 389 | interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1"; |
Madhurkiran Harikrishnan | 59206dd | 2017-02-17 04:14:45 -0800 | [diff] [blame] | 390 | clock-names = "gpu", "gpu_pp0", "gpu_pp1"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 391 | power-domains = <&zynqmp_firmware PD_GPU>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 392 | }; |
| 393 | |
Kedareswara rao Appana | 6af5773 | 2016-09-09 12:36:01 +0530 | [diff] [blame] | 394 | /* LPDDMA default allows only secured access. inorder to enable |
| 395 | * These dma channels, Users should ensure that these dma |
| 396 | * Channels are allowed for non secure access. |
| 397 | */ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 398 | lpd_dma_chan1: dma@ffa80000 { |
| 399 | status = "disabled"; |
| 400 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 401 | reg = <0x0 0xffa80000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 402 | interrupt-parent = <&gic>; |
| 403 | interrupts = <0 77 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 404 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 405 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 406 | #stream-id-cells = <1>; |
| 407 | iommus = <&smmu 0x868>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 408 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 409 | }; |
| 410 | |
| 411 | lpd_dma_chan2: dma@ffa90000 { |
| 412 | status = "disabled"; |
| 413 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 414 | reg = <0x0 0xffa90000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 415 | interrupt-parent = <&gic>; |
| 416 | interrupts = <0 78 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 417 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 418 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 419 | #stream-id-cells = <1>; |
| 420 | iommus = <&smmu 0x869>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 421 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 422 | }; |
| 423 | |
| 424 | lpd_dma_chan3: dma@ffaa0000 { |
| 425 | status = "disabled"; |
| 426 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 427 | reg = <0x0 0xffaa0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 428 | interrupt-parent = <&gic>; |
| 429 | interrupts = <0 79 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 430 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 431 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 432 | #stream-id-cells = <1>; |
| 433 | iommus = <&smmu 0x86a>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 434 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 435 | }; |
| 436 | |
| 437 | lpd_dma_chan4: dma@ffab0000 { |
| 438 | status = "disabled"; |
| 439 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 440 | reg = <0x0 0xffab0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 441 | interrupt-parent = <&gic>; |
| 442 | interrupts = <0 80 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 443 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 444 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 445 | #stream-id-cells = <1>; |
| 446 | iommus = <&smmu 0x86b>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 447 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 448 | }; |
| 449 | |
| 450 | lpd_dma_chan5: dma@ffac0000 { |
| 451 | status = "disabled"; |
| 452 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 453 | reg = <0x0 0xffac0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 454 | interrupt-parent = <&gic>; |
| 455 | interrupts = <0 81 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 456 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 457 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 458 | #stream-id-cells = <1>; |
| 459 | iommus = <&smmu 0x86c>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 460 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 461 | }; |
| 462 | |
| 463 | lpd_dma_chan6: dma@ffad0000 { |
| 464 | status = "disabled"; |
| 465 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 466 | reg = <0x0 0xffad0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 467 | interrupt-parent = <&gic>; |
| 468 | interrupts = <0 82 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 469 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 470 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 471 | #stream-id-cells = <1>; |
| 472 | iommus = <&smmu 0x86d>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 473 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 474 | }; |
| 475 | |
| 476 | lpd_dma_chan7: dma@ffae0000 { |
| 477 | status = "disabled"; |
| 478 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 479 | reg = <0x0 0xffae0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 480 | interrupt-parent = <&gic>; |
| 481 | interrupts = <0 83 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 482 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 483 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 484 | #stream-id-cells = <1>; |
| 485 | iommus = <&smmu 0x86e>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 486 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 487 | }; |
| 488 | |
| 489 | lpd_dma_chan8: dma@ffaf0000 { |
| 490 | status = "disabled"; |
| 491 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 492 | reg = <0x0 0xffaf0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 493 | interrupt-parent = <&gic>; |
| 494 | interrupts = <0 84 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 495 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 496 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 497 | #stream-id-cells = <1>; |
| 498 | iommus = <&smmu 0x86f>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 499 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 500 | }; |
| 501 | |
Naga Sureshkumar Relli | 9086900 | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 502 | mc: memory-controller@fd070000 { |
| 503 | compatible = "xlnx,zynqmp-ddrc-2.40a"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 504 | reg = <0x0 0xfd070000 0x0 0x30000>; |
Naga Sureshkumar Relli | 9086900 | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 505 | interrupt-parent = <&gic>; |
| 506 | interrupts = <0 112 4>; |
| 507 | }; |
| 508 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 509 | nand0: nand-controller@ff100000 { |
| 510 | compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 511 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 512 | reg = <0x0 0xff100000 0x0 0x1000>; |
Amit Kumar Mahapatra | e2b71c3 | 2021-02-23 13:47:20 -0700 | [diff] [blame] | 513 | clock-names = "controller", "bus"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 514 | interrupt-parent = <&gic>; |
| 515 | interrupts = <0 14 4>; |
Naga Sureshkumar Relli | c3a34b8 | 2017-01-23 16:20:37 +0530 | [diff] [blame] | 516 | #address-cells = <1>; |
| 517 | #size-cells = <0>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 518 | #stream-id-cells = <1>; |
| 519 | iommus = <&smmu 0x872>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 520 | power-domains = <&zynqmp_firmware PD_NAND>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 521 | }; |
| 522 | |
| 523 | gem0: ethernet@ff0b0000 { |
Michal Simek | dead6f6 | 2018-03-27 12:53:37 +0200 | [diff] [blame] | 524 | compatible = "cdns,zynqmp-gem", "cdns,gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 525 | status = "disabled"; |
| 526 | interrupt-parent = <&gic>; |
| 527 | interrupts = <0 57 4>, <0 57 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 528 | reg = <0x0 0xff0b0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 529 | clock-names = "pclk", "hclk", "tx_clk"; |
| 530 | #address-cells = <1>; |
| 531 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 532 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 533 | iommus = <&smmu 0x874>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 534 | power-domains = <&zynqmp_firmware PD_ETH_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 535 | }; |
| 536 | |
| 537 | gem1: ethernet@ff0c0000 { |
Michal Simek | dead6f6 | 2018-03-27 12:53:37 +0200 | [diff] [blame] | 538 | compatible = "cdns,zynqmp-gem", "cdns,gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 539 | status = "disabled"; |
| 540 | interrupt-parent = <&gic>; |
| 541 | interrupts = <0 59 4>, <0 59 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 542 | reg = <0x0 0xff0c0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 543 | clock-names = "pclk", "hclk", "tx_clk"; |
| 544 | #address-cells = <1>; |
| 545 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 546 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 547 | iommus = <&smmu 0x875>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 548 | power-domains = <&zynqmp_firmware PD_ETH_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 549 | }; |
| 550 | |
| 551 | gem2: ethernet@ff0d0000 { |
Michal Simek | dead6f6 | 2018-03-27 12:53:37 +0200 | [diff] [blame] | 552 | compatible = "cdns,zynqmp-gem", "cdns,gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 553 | status = "disabled"; |
| 554 | interrupt-parent = <&gic>; |
| 555 | interrupts = <0 61 4>, <0 61 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 556 | reg = <0x0 0xff0d0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 557 | clock-names = "pclk", "hclk", "tx_clk"; |
| 558 | #address-cells = <1>; |
| 559 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 560 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 561 | iommus = <&smmu 0x876>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 562 | power-domains = <&zynqmp_firmware PD_ETH_2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 563 | }; |
| 564 | |
| 565 | gem3: ethernet@ff0e0000 { |
Michal Simek | dead6f6 | 2018-03-27 12:53:37 +0200 | [diff] [blame] | 566 | compatible = "cdns,zynqmp-gem", "cdns,gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 567 | status = "disabled"; |
| 568 | interrupt-parent = <&gic>; |
| 569 | interrupts = <0 63 4>, <0 63 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 570 | reg = <0x0 0xff0e0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 571 | clock-names = "pclk", "hclk", "tx_clk"; |
| 572 | #address-cells = <1>; |
| 573 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 574 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 575 | iommus = <&smmu 0x877>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 576 | power-domains = <&zynqmp_firmware PD_ETH_3>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 577 | }; |
| 578 | |
| 579 | gpio: gpio@ff0a0000 { |
| 580 | compatible = "xlnx,zynqmp-gpio-1.0"; |
| 581 | status = "disabled"; |
| 582 | #gpio-cells = <0x2>; |
Michal Simek | b94a3c2 | 2020-01-09 13:10:59 +0100 | [diff] [blame] | 583 | gpio-controller; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 584 | interrupt-parent = <&gic>; |
| 585 | interrupts = <0 16 4>; |
Michal Simek | 9e826b6 | 2016-10-20 10:26:13 +0200 | [diff] [blame] | 586 | interrupt-controller; |
| 587 | #interrupt-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 588 | reg = <0x0 0xff0a0000 0x0 0x1000>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 589 | power-domains = <&zynqmp_firmware PD_GPIO>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 590 | }; |
| 591 | |
| 592 | i2c0: i2c@ff020000 { |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 593 | compatible = "cdns,i2c-r1p14"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 594 | status = "disabled"; |
| 595 | interrupt-parent = <&gic>; |
| 596 | interrupts = <0 17 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 597 | reg = <0x0 0xff020000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 598 | #address-cells = <1>; |
| 599 | #size-cells = <0>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 600 | power-domains = <&zynqmp_firmware PD_I2C_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 601 | }; |
| 602 | |
| 603 | i2c1: i2c@ff030000 { |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 604 | compatible = "cdns,i2c-r1p14"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 605 | status = "disabled"; |
| 606 | interrupt-parent = <&gic>; |
| 607 | interrupts = <0 18 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 608 | reg = <0x0 0xff030000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 609 | #address-cells = <1>; |
| 610 | #size-cells = <0>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 611 | power-domains = <&zynqmp_firmware PD_I2C_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 612 | }; |
| 613 | |
Naga Sureshkumar Relli | 5534480 | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 614 | ocm: memory-controller@ff960000 { |
| 615 | compatible = "xlnx,zynqmp-ocmc-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 616 | reg = <0x0 0xff960000 0x0 0x1000>; |
Naga Sureshkumar Relli | 5534480 | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 617 | interrupt-parent = <&gic>; |
| 618 | interrupts = <0 10 4>; |
| 619 | }; |
| 620 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 621 | pcie: pcie@fd0e0000 { |
| 622 | compatible = "xlnx,nwl-pcie-2.11"; |
| 623 | status = "disabled"; |
| 624 | #address-cells = <3>; |
| 625 | #size-cells = <2>; |
| 626 | #interrupt-cells = <1>; |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 627 | msi-controller; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 628 | device_type = "pci"; |
| 629 | interrupt-parent = <&gic>; |
Michal Simek | 91a8b0e | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 630 | interrupts = <0 118 4>, |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 631 | <0 117 4>, |
Michal Simek | 91a8b0e | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 632 | <0 116 4>, |
| 633 | <0 115 4>, /* MSI_1 [63...32] */ |
| 634 | <0 114 4>; /* MSI_0 [31...0] */ |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 635 | interrupt-names = "misc", "dummy", "intx", |
| 636 | "msi1", "msi0"; |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 637 | msi-parent = <&pcie>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 638 | reg = <0x0 0xfd0e0000 0x0 0x1000>, |
| 639 | <0x0 0xfd480000 0x0 0x1000>, |
Bharat Kumar Gogada | 688d1be | 2016-08-02 20:34:13 +0530 | [diff] [blame] | 640 | <0x80 0x00000000 0x0 0x1000000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 641 | reg-names = "breg", "pcireg", "cfg"; |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 642 | ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */ |
| 643 | <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */ |
Rob Herring | ec2b2d4 | 2017-03-21 21:03:13 -0500 | [diff] [blame] | 644 | bus-range = <0x00 0xff>; |
Bharat Kumar Gogada | 33aec51 | 2016-02-15 21:18:58 +0530 | [diff] [blame] | 645 | interrupt-map-mask = <0x0 0x0 0x0 0x7>; |
| 646 | interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>, |
| 647 | <0x0 0x0 0x0 0x2 &pcie_intc 0x2>, |
| 648 | <0x0 0x0 0x0 0x3 &pcie_intc 0x3>, |
| 649 | <0x0 0x0 0x0 0x4 &pcie_intc 0x4>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 650 | power-domains = <&zynqmp_firmware PD_PCIE>; |
Bharat Kumar Gogada | 33aec51 | 2016-02-15 21:18:58 +0530 | [diff] [blame] | 651 | pcie_intc: legacy-interrupt-controller { |
| 652 | interrupt-controller; |
| 653 | #address-cells = <0>; |
| 654 | #interrupt-cells = <1>; |
| 655 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 656 | }; |
| 657 | |
| 658 | qspi: spi@ff0f0000 { |
Michal Simek | 24124ab | 2017-01-16 12:07:33 +0100 | [diff] [blame] | 659 | u-boot,dm-pre-reloc; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 660 | compatible = "xlnx,zynqmp-qspi-1.0"; |
| 661 | status = "disabled"; |
| 662 | clock-names = "ref_clk", "pclk"; |
| 663 | interrupts = <0 15 4>; |
| 664 | interrupt-parent = <&gic>; |
| 665 | num-cs = <1>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 666 | reg = <0x0 0xff0f0000 0x0 0x1000>, |
| 667 | <0x0 0xc0000000 0x0 0x8000000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 668 | #address-cells = <1>; |
| 669 | #size-cells = <0>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 670 | #stream-id-cells = <1>; |
| 671 | iommus = <&smmu 0x873>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 672 | power-domains = <&zynqmp_firmware PD_QSPI>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 673 | }; |
| 674 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 675 | psgtr: phy@fd400000 { |
| 676 | compatible = "xlnx,zynqmp-psgtr-v1.1"; |
| 677 | status = "disabled"; |
| 678 | reg = <0x0 0xfd400000 0x0 0x40000>, |
| 679 | <0x0 0xfd3d0000 0x0 0x1000>; |
| 680 | reg-names = "serdes", "siou"; |
| 681 | #phy-cells = <4>; |
| 682 | }; |
| 683 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 684 | rtc: rtc@ffa60000 { |
| 685 | compatible = "xlnx,zynqmp-rtc"; |
| 686 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 687 | reg = <0x0 0xffa60000 0x0 0x100>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 688 | interrupt-parent = <&gic>; |
| 689 | interrupts = <0 26 4>, <0 27 4>; |
| 690 | interrupt-names = "alarm", "sec"; |
Nava kishore Manne | 4d9d698 | 2017-01-27 18:20:14 +0530 | [diff] [blame] | 691 | calibration = <0x8000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 692 | }; |
| 693 | |
| 694 | sata: ahci@fd0c0000 { |
| 695 | compatible = "ceva,ahci-1v84"; |
| 696 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 697 | reg = <0x0 0xfd0c0000 0x0 0x2000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 698 | interrupt-parent = <&gic>; |
| 699 | interrupts = <0 133 4>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 700 | power-domains = <&zynqmp_firmware PD_SATA>; |
Anurag Kumar Vulisha | 110d06b | 2017-07-04 20:03:42 +0530 | [diff] [blame] | 701 | #stream-id-cells = <4>; |
| 702 | iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, |
| 703 | <&smmu 0x4c2>, <&smmu 0x4c3>; |
| 704 | /* dma-coherent; */ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 705 | }; |
| 706 | |
Siva Durga Prasad Paladugu | e7c9de6 | 2019-01-03 15:44:24 +0530 | [diff] [blame] | 707 | sdhci0: mmc@ff160000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 708 | u-boot,dm-pre-reloc; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 709 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 710 | status = "disabled"; |
| 711 | interrupt-parent = <&gic>; |
| 712 | interrupts = <0 48 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 713 | reg = <0x0 0xff160000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 714 | clock-names = "clk_xin", "clk_ahb"; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 715 | xlnx,device_id = <0>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 716 | #stream-id-cells = <1>; |
| 717 | iommus = <&smmu 0x870>; |
Manish Narani | 5e3c90d | 2017-07-19 21:16:33 +0530 | [diff] [blame] | 718 | nvmem-cells = <&soc_revision>; |
| 719 | nvmem-cell-names = "soc_revision"; |
Ashok Reddy Soma | d9872d8 | 2020-02-17 23:32:57 -0700 | [diff] [blame] | 720 | #clock-cells = <1>; |
| 721 | clock-output-names = "clk_out_sd0", "clk_in_sd0"; |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 722 | power-domains = <&zynqmp_firmware PD_SD_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 723 | }; |
| 724 | |
Siva Durga Prasad Paladugu | e7c9de6 | 2019-01-03 15:44:24 +0530 | [diff] [blame] | 725 | sdhci1: mmc@ff170000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 726 | u-boot,dm-pre-reloc; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 727 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 728 | status = "disabled"; |
| 729 | interrupt-parent = <&gic>; |
| 730 | interrupts = <0 49 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 731 | reg = <0x0 0xff170000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 732 | clock-names = "clk_xin", "clk_ahb"; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 733 | xlnx,device_id = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 734 | #stream-id-cells = <1>; |
| 735 | iommus = <&smmu 0x871>; |
Manish Narani | 5e3c90d | 2017-07-19 21:16:33 +0530 | [diff] [blame] | 736 | nvmem-cells = <&soc_revision>; |
| 737 | nvmem-cell-names = "soc_revision"; |
Ashok Reddy Soma | d9872d8 | 2020-02-17 23:32:57 -0700 | [diff] [blame] | 738 | #clock-cells = <1>; |
| 739 | clock-output-names = "clk_out_sd1", "clk_in_sd1"; |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 740 | power-domains = <&zynqmp_firmware PD_SD_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 741 | }; |
| 742 | |
Michal Simek | 2d381d2 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 743 | smmu: iommu@fd800000 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 744 | compatible = "arm,mmu-500"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 745 | reg = <0x0 0xfd800000 0x0 0x20000>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 746 | #iommu-cells = <1>; |
Naga Sureshkumar Relli | 10f2a29 | 2017-03-09 20:00:13 +0530 | [diff] [blame] | 747 | status = "disabled"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 748 | #global-interrupts = <1>; |
| 749 | interrupt-parent = <&gic>; |
Edgar E. Iglesias | 88a85aa | 2015-11-26 14:12:19 +0100 | [diff] [blame] | 750 | interrupts = <0 155 4>, |
| 751 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 752 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 753 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 754 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 755 | }; |
| 756 | |
| 757 | spi0: spi@ff040000 { |
| 758 | compatible = "cdns,spi-r1p6"; |
| 759 | status = "disabled"; |
| 760 | interrupt-parent = <&gic>; |
| 761 | interrupts = <0 19 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 762 | reg = <0x0 0xff040000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 763 | clock-names = "ref_clk", "pclk"; |
| 764 | #address-cells = <1>; |
| 765 | #size-cells = <0>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 766 | power-domains = <&zynqmp_firmware PD_SPI_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 767 | }; |
| 768 | |
| 769 | spi1: spi@ff050000 { |
| 770 | compatible = "cdns,spi-r1p6"; |
| 771 | status = "disabled"; |
| 772 | interrupt-parent = <&gic>; |
| 773 | interrupts = <0 20 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 774 | reg = <0x0 0xff050000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 775 | clock-names = "ref_clk", "pclk"; |
| 776 | #address-cells = <1>; |
| 777 | #size-cells = <0>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 778 | power-domains = <&zynqmp_firmware PD_SPI_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 779 | }; |
| 780 | |
| 781 | ttc0: timer@ff110000 { |
| 782 | compatible = "cdns,ttc"; |
| 783 | status = "disabled"; |
| 784 | interrupt-parent = <&gic>; |
| 785 | interrupts = <0 36 4>, <0 37 4>, <0 38 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 786 | reg = <0x0 0xff110000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 787 | timer-width = <32>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 788 | power-domains = <&zynqmp_firmware PD_TTC_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 789 | }; |
| 790 | |
| 791 | ttc1: timer@ff120000 { |
| 792 | compatible = "cdns,ttc"; |
| 793 | status = "disabled"; |
| 794 | interrupt-parent = <&gic>; |
| 795 | interrupts = <0 39 4>, <0 40 4>, <0 41 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 796 | reg = <0x0 0xff120000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 797 | timer-width = <32>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 798 | power-domains = <&zynqmp_firmware PD_TTC_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 799 | }; |
| 800 | |
| 801 | ttc2: timer@ff130000 { |
| 802 | compatible = "cdns,ttc"; |
| 803 | status = "disabled"; |
| 804 | interrupt-parent = <&gic>; |
| 805 | interrupts = <0 42 4>, <0 43 4>, <0 44 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 806 | reg = <0x0 0xff130000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 807 | timer-width = <32>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 808 | power-domains = <&zynqmp_firmware PD_TTC_2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 809 | }; |
| 810 | |
| 811 | ttc3: timer@ff140000 { |
| 812 | compatible = "cdns,ttc"; |
| 813 | status = "disabled"; |
| 814 | interrupt-parent = <&gic>; |
| 815 | interrupts = <0 45 4>, <0 46 4>, <0 47 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 816 | reg = <0x0 0xff140000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 817 | timer-width = <32>; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 818 | power-domains = <&zynqmp_firmware PD_TTC_3>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 819 | }; |
| 820 | |
| 821 | uart0: serial@ff000000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 822 | u-boot,dm-pre-reloc; |
Michal Simek | ca2f587 | 2015-11-27 13:22:58 +0100 | [diff] [blame] | 823 | compatible = "cdns,uart-r1p12", "xlnx,xuartps"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 824 | status = "disabled"; |
| 825 | interrupt-parent = <&gic>; |
| 826 | interrupts = <0 21 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 827 | reg = <0x0 0xff000000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 828 | clock-names = "uart_clk", "pclk"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 829 | power-domains = <&zynqmp_firmware PD_UART_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 830 | }; |
| 831 | |
| 832 | uart1: serial@ff010000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 833 | u-boot,dm-pre-reloc; |
Michal Simek | ca2f587 | 2015-11-27 13:22:58 +0100 | [diff] [blame] | 834 | compatible = "cdns,uart-r1p12", "xlnx,xuartps"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 835 | status = "disabled"; |
| 836 | interrupt-parent = <&gic>; |
| 837 | interrupts = <0 22 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 838 | reg = <0x0 0xff010000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 839 | clock-names = "uart_clk", "pclk"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 840 | power-domains = <&zynqmp_firmware PD_UART_1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 841 | }; |
| 842 | |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 843 | usb0: usb0@ff9d0000 { |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 844 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 845 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 846 | status = "disabled"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 847 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 848 | reg = <0x0 0xff9d0000 0x0 0x100>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 849 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 850 | power-domains = <&zynqmp_firmware PD_USB_0>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 851 | ranges; |
Anurag Kumar Vulisha | 8e5a4e6 | 2017-03-02 14:40:51 +0530 | [diff] [blame] | 852 | nvmem-cells = <&soc_revision>; |
| 853 | nvmem-cell-names = "soc_revision"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 854 | |
| 855 | dwc3_0: dwc3@fe200000 { |
| 856 | compatible = "snps,dwc3"; |
| 857 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 858 | reg = <0x0 0xfe200000 0x0 0x40000>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 859 | interrupt-parent = <&gic>; |
Manish Narani | 2ef9866 | 2017-01-18 17:34:48 +0530 | [diff] [blame] | 860 | interrupts = <0 65 4>, <0 69 4>; |
Anurag Kumar Vulisha | 8861dcf | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 861 | #stream-id-cells = <1>; |
| 862 | iommus = <&smmu 0x860>; |
Anurag Kumar Vulisha | 397a08a | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 863 | snps,quirk-frame-length-adjustment = <0x20>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 864 | snps,refclk_fladj; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 865 | /* dma-coherent; */ |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 866 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 867 | }; |
| 868 | |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 869 | usb1: usb1@ff9e0000 { |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 870 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 871 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 872 | status = "disabled"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 873 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 874 | reg = <0x0 0xff9e0000 0x0 0x100>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 875 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 876 | power-domains = <&zynqmp_firmware PD_USB_1>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 877 | ranges; |
Anurag Kumar Vulisha | 8e5a4e6 | 2017-03-02 14:40:51 +0530 | [diff] [blame] | 878 | nvmem-cells = <&soc_revision>; |
| 879 | nvmem-cell-names = "soc_revision"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 880 | |
| 881 | dwc3_1: dwc3@fe300000 { |
| 882 | compatible = "snps,dwc3"; |
| 883 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 884 | reg = <0x0 0xfe300000 0x0 0x40000>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 885 | interrupt-parent = <&gic>; |
Manish Narani | 2ef9866 | 2017-01-18 17:34:48 +0530 | [diff] [blame] | 886 | interrupts = <0 70 4>, <0 74 4>; |
Anurag Kumar Vulisha | 8861dcf | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 887 | #stream-id-cells = <1>; |
| 888 | iommus = <&smmu 0x861>; |
Anurag Kumar Vulisha | 397a08a | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 889 | snps,quirk-frame-length-adjustment = <0x20>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 890 | snps,refclk_fladj; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 891 | /* dma-coherent; */ |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 892 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 893 | }; |
| 894 | |
| 895 | watchdog0: watchdog@fd4d0000 { |
| 896 | compatible = "cdns,wdt-r1p2"; |
| 897 | status = "disabled"; |
| 898 | interrupt-parent = <&gic>; |
Punnaiah Choudary Kalluri | d3fd433 | 2015-11-04 12:34:17 +0530 | [diff] [blame] | 899 | interrupts = <0 113 1>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 900 | reg = <0x0 0xfd4d0000 0x0 0x1000>; |
Mounika Grace Akula | 3c8ee33 | 2018-10-09 20:52:50 +0530 | [diff] [blame] | 901 | timeout-sec = <60>; |
| 902 | reset-on-timeout; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 903 | }; |
| 904 | |
Michal Simek | 2038e46 | 2018-07-18 09:25:43 +0200 | [diff] [blame] | 905 | lpd_watchdog: watchdog@ff150000 { |
| 906 | compatible = "cdns,wdt-r1p2"; |
| 907 | status = "disabled"; |
| 908 | interrupt-parent = <&gic>; |
| 909 | interrupts = <0 52 1>; |
| 910 | reg = <0x0 0xff150000 0x0 0x1000>; |
| 911 | timeout-sec = <10>; |
| 912 | }; |
| 913 | |
Michal Simek | 795ebc0 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 914 | xilinx_ams: ams@ffa50000 { |
| 915 | compatible = "xlnx,zynqmp-ams"; |
| 916 | status = "disabled"; |
| 917 | interrupt-parent = <&gic>; |
| 918 | interrupts = <0 56 4>; |
| 919 | interrupt-names = "ams-irq"; |
| 920 | reg = <0x0 0xffa50000 0x0 0x800>; |
| 921 | reg-names = "ams-base"; |
| 922 | #address-cells = <2>; |
| 923 | #size-cells = <2>; |
| 924 | #io-channel-cells = <1>; |
| 925 | ranges; |
| 926 | |
| 927 | ams_ps: ams_ps@ffa50800 { |
| 928 | compatible = "xlnx,zynqmp-ams-ps"; |
| 929 | status = "disabled"; |
| 930 | reg = <0x0 0xffa50800 0x0 0x400>; |
| 931 | }; |
| 932 | |
| 933 | ams_pl: ams_pl@ffa50c00 { |
| 934 | compatible = "xlnx,zynqmp-ams-pl"; |
| 935 | status = "disabled"; |
| 936 | reg = <0x0 0xffa50c00 0x0 0x400>; |
| 937 | }; |
| 938 | }; |
| 939 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 940 | zynqmp_dpdma: dma-controller@fd4c0000 { |
| 941 | compatible = "xlnx,zynqmp-dpdma"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 942 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 943 | reg = <0x0 0xfd4c0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 944 | interrupts = <0 122 4>; |
| 945 | interrupt-parent = <&gic>; |
| 946 | clock-names = "axi_clk"; |
Michal Simek | 332996c | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 947 | power-domains = <&zynqmp_firmware PD_DP>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 948 | #dma-cells = <1>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 949 | }; |
Michal Simek | 04437de | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 950 | |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 951 | zynqmp_dpsub: display@fd4a0000 { |
Michal Simek | 04437de | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 952 | compatible = "xlnx,zynqmp-dpsub-1.7"; |
| 953 | status = "disabled"; |
| 954 | reg = <0x0 0xfd4a0000 0x0 0x1000>, |
| 955 | <0x0 0xfd4aa000 0x0 0x1000>, |
| 956 | <0x0 0xfd4ab000 0x0 0x1000>, |
| 957 | <0x0 0xfd4ac000 0x0 0x1000>; |
| 958 | reg-names = "dp", "blend", "av_buf", "aud"; |
| 959 | interrupts = <0 119 4>; |
| 960 | interrupt-parent = <&gic>; |
Michal Simek | 04437de | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 961 | clock-names = "dp_apb_clk", "dp_aud_clk", |
| 962 | "dp_vtc_pixel_clk_in"; |
Michal Simek | 04437de | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 963 | power-domains = <&zynqmp_firmware PD_DP>; |
Michal Simek | ce90654 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 964 | resets = <&zynqmp_reset ZYNQMP_RESET_DP>; |
| 965 | dma-names = "vid0", "vid1", "vid2", "gfx0"; |
| 966 | dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>, |
| 967 | <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>, |
| 968 | <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>, |
| 969 | <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>; |
Michal Simek | 04437de | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 970 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 971 | }; |
| 972 | }; |