blob: 279ed48721656b2adc8e5230f6f975043fbedcc8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09002/*
3 * board/renesas/alt/alt.c
4 *
Mitsuhiro Kimuracae72042015-03-04 15:57:03 +09005 * Copyright (C) 2014, 2015 Renesas Electronics Corporation
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09006 */
7
8#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060010#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070011#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060012#include <init.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090013#include <malloc.h>
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +090014#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060016#include <env_internal.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060021#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090022#include <linux/errno.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090023#include <asm/arch/sys_proto.h>
24#include <asm/gpio.h>
25#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090026#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu2b8c0812014-12-03 15:30:30 +090027#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090028#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090029#include <netdev.h>
30#include <miiphy.h>
31#include <i2c.h>
32#include <div64.h>
33#include "qos.h"
34
35DECLARE_GLOBAL_DATA_PTR;
36
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090037void s_init(void)
38{
39 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
40 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
41
42 /* Watchdog init */
43 writel(0xA5A5A500, &rwdt->rwtcsra);
44 writel(0xA5A5A500, &swdt->swtcsra);
45
46 /* QoS */
47 qos_init();
48}
49
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020050#define TMU0_MSTP125 BIT(25)
51#define MMC0_MSTP315 BIT(15)
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090052
53#define SD1CKCR 0xE6150078
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020054#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu92ef38e2014-11-10 09:16:43 +090055
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090056int board_early_init_f(void)
57{
58 /* TMU */
59 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020061 /* Set SD1 to the 97.5MHz */
62 writel(SD_97500KHZ, SD1CKCR);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090063
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090064 return 0;
65}
66
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020067#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
68
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090069int board_init(void)
70{
71 /* adress of boot parameters */
Nobuhiro Iwamatsu47726842014-11-10 13:58:50 +090072 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090073
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020074 /* Force ethernet PHY out of reset */
75 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
76 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090077 mdelay(20);
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020078 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090079 udelay(1);
80
81 return 0;
82}
83
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090084int dram_init(void)
85{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053086 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020087 return -EINVAL;
88
89 return 0;
90}
91
92int dram_init_banksize(void)
93{
94 fdtdec_setup_memory_banksize();
95
96 return 0;
97}
98
99/* KSZ8041RNLI */
100#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100101#define PHY_LED_MODE 0xC000
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200102#define PHY_LED_MODE_ACK 0x4000
103int board_phy_config(struct phy_device *phydev)
104{
105 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
106 ret &= ~PHY_LED_MODE;
107 ret |= PHY_LED_MODE_ACK;
108 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900109
110 return 0;
111}
112
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900113void reset_cpu(ulong addr)
114{
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200115 struct udevice *dev;
Marek Vasut0c78ec62019-03-30 08:24:19 +0100116 const u8 pmic_bus = 7;
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200117 const u8 pmic_addr = 0x58;
118 u8 data;
119 int ret;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900120
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200121 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
122 if (ret)
123 hang();
124
125 ret = dm_i2c_read(dev, 0x13, &data, 1);
126 if (ret)
127 hang();
128
129 data |= BIT(1);
130
131 ret = dm_i2c_write(dev, 0x13, &data, 1);
132 if (ret)
133 hang();
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900134}
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900135
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200136enum env_location env_get_location(enum env_operation op, int prio)
137{
138 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900139
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200140 /* Block environment access if loaded using JTAG */
141 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
142 (op != ENVOP_INIT))
143 return ENVL_UNKNOWN;
144
145 if (prio)
146 return ENVL_UNKNOWN;
147
148 return ENVL_SPI_FLASH;
149}