blob: d2dccd67e5bd221c7541903155c8ed60c5049d59 [file] [log] [blame]
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +02001/*
2 * (C) Copyright 2017 Whitebox Systems / Northend Systems B.V.
3 * S.J.R. van Schaik <stephan@whiteboxsystems.nl>
4 * M.B.W. Wajer <merlijn@whiteboxsystems.nl>
5 *
6 * (C) Copyright 2017 Olimex Ltd..
7 * Stefan Mavrodiev <stefan@olimex.com>
8 *
9 * Based on linux spi driver. Original copyright follows:
10 * linux/drivers/spi/spi-sun4i.c
11 *
12 * Copyright (C) 2012 - 2014 Allwinner Tech
13 * Pan Nan <pannan@allwinnertech.com>
14 *
15 * Copyright (C) 2014 Maxime Ripard
16 * Maxime Ripard <maxime.ripard@free-electrons.com>
17 *
18 * SPDX-License-Identifier: GPL-2.0+
19 */
20
21#include <common.h>
Jagan Teki8d71a192019-02-27 20:02:10 +053022#include <clk.h>
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020023#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060024#include <log.h>
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020025#include <spi.h>
26#include <errno.h>
27#include <fdt_support.h>
Jagan Teki853f4512019-02-27 20:02:11 +053028#include <reset.h>
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020029#include <wait_bit.h>
Simon Glass336d4612020-02-03 07:36:16 -070030#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060031#include <linux/bitops.h>
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020032
33#include <asm/bitops.h>
34#include <asm/gpio.h>
35#include <asm/io.h>
36
Jagan Teki6cb6aa62019-02-27 20:02:05 +053037#include <linux/iopoll.h>
38
Jagan Teki903e7cf2019-02-27 20:02:12 +053039DECLARE_GLOBAL_DATA_PTR;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020040
Jagan Teki903e7cf2019-02-27 20:02:12 +053041/* sun4i spi registers */
42#define SUN4I_RXDATA_REG 0x00
43#define SUN4I_TXDATA_REG 0x04
44#define SUN4I_CTL_REG 0x08
45#define SUN4I_CLK_CTL_REG 0x1c
46#define SUN4I_BURST_CNT_REG 0x20
47#define SUN4I_XMIT_CNT_REG 0x24
48#define SUN4I_FIFO_STA_REG 0x28
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020049
Jagan Teki853f4512019-02-27 20:02:11 +053050/* sun6i spi registers */
51#define SUN6I_GBL_CTL_REG 0x04
52#define SUN6I_TFR_CTL_REG 0x08
53#define SUN6I_FIFO_CTL_REG 0x18
54#define SUN6I_FIFO_STA_REG 0x1c
55#define SUN6I_CLK_CTL_REG 0x24
56#define SUN6I_BURST_CNT_REG 0x30
57#define SUN6I_XMIT_CNT_REG 0x34
58#define SUN6I_BURST_CTL_REG 0x38
59#define SUN6I_TXDATA_REG 0x200
60#define SUN6I_RXDATA_REG 0x300
61
Jagan Teki903e7cf2019-02-27 20:02:12 +053062/* sun spi bits */
63#define SUN4I_CTL_ENABLE BIT(0)
64#define SUN4I_CTL_MASTER BIT(1)
65#define SUN4I_CLK_CTL_CDR2_MASK 0xff
66#define SUN4I_CLK_CTL_CDR2(div) ((div) & SUN4I_CLK_CTL_CDR2_MASK)
67#define SUN4I_CLK_CTL_CDR1_MASK 0xf
68#define SUN4I_CLK_CTL_CDR1(div) (((div) & SUN4I_CLK_CTL_CDR1_MASK) << 8)
69#define SUN4I_CLK_CTL_DRS BIT(12)
70#define SUN4I_MAX_XFER_SIZE 0xffffff
71#define SUN4I_BURST_CNT(cnt) ((cnt) & SUN4I_MAX_XFER_SIZE)
72#define SUN4I_XMIT_CNT(cnt) ((cnt) & SUN4I_MAX_XFER_SIZE)
73#define SUN4I_FIFO_STA_RF_CNT_BITS 0
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +020074
Jagan Teki903e7cf2019-02-27 20:02:12 +053075#define SUN4I_SPI_MAX_RATE 24000000
76#define SUN4I_SPI_MIN_RATE 3000
77#define SUN4I_SPI_DEFAULT_RATE 1000000
78#define SUN4I_SPI_TIMEOUT_US 1000000
79
80#define SPI_REG(priv, reg) ((priv)->base + \
Jagan Teki8d9bf462019-02-27 20:02:08 +053081 (priv)->variant->regs[reg])
82#define SPI_BIT(priv, bit) ((priv)->variant->bits[bit])
83#define SPI_CS(priv, cs) (((cs) << SPI_BIT(priv, SPI_TCR_CS_SEL)) & \
84 SPI_BIT(priv, SPI_TCR_CS_MASK))
85
86/* sun spi register set */
87enum sun4i_spi_regs {
88 SPI_GCR,
89 SPI_TCR,
90 SPI_FCR,
91 SPI_FSR,
92 SPI_CCR,
93 SPI_BC,
94 SPI_TC,
95 SPI_BCTL,
96 SPI_TXD,
97 SPI_RXD,
98};
99
100/* sun spi register bits */
101enum sun4i_spi_bits {
102 SPI_GCR_TP,
Jagan Teki853f4512019-02-27 20:02:11 +0530103 SPI_GCR_SRST,
Jagan Teki8d9bf462019-02-27 20:02:08 +0530104 SPI_TCR_CPHA,
105 SPI_TCR_CPOL,
106 SPI_TCR_CS_ACTIVE_LOW,
107 SPI_TCR_CS_SEL,
108 SPI_TCR_CS_MASK,
109 SPI_TCR_XCH,
110 SPI_TCR_CS_MANUAL,
111 SPI_TCR_CS_LEVEL,
112 SPI_FCR_TF_RST,
113 SPI_FCR_RF_RST,
114 SPI_FSR_RF_CNT_MASK,
115};
116
117struct sun4i_spi_variant {
118 const unsigned long *regs;
119 const u32 *bits;
Jagan Teki178fbd22019-02-27 20:02:09 +0530120 u32 fifo_depth;
Jagan Teki853f4512019-02-27 20:02:11 +0530121 bool has_soft_reset;
122 bool has_burst_ctl;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200123};
124
125struct sun4i_spi_platdata {
Jagan Teki8d9bf462019-02-27 20:02:08 +0530126 struct sun4i_spi_variant *variant;
Jagan Teki903e7cf2019-02-27 20:02:12 +0530127 u32 base;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200128 u32 max_hz;
129};
130
131struct sun4i_spi_priv {
Jagan Teki8d9bf462019-02-27 20:02:08 +0530132 struct sun4i_spi_variant *variant;
Jagan Teki8d71a192019-02-27 20:02:10 +0530133 struct clk clk_ahb, clk_mod;
Jagan Teki853f4512019-02-27 20:02:11 +0530134 struct reset_ctl reset;
Jagan Teki903e7cf2019-02-27 20:02:12 +0530135 u32 base;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200136 u32 freq;
137 u32 mode;
138
139 const u8 *tx_buf;
140 u8 *rx_buf;
141};
142
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200143static inline void sun4i_spi_drain_fifo(struct sun4i_spi_priv *priv, int len)
144{
145 u8 byte;
146
147 while (len--) {
Jagan Teki8d9bf462019-02-27 20:02:08 +0530148 byte = readb(SPI_REG(priv, SPI_RXD));
Stefan Mavrodiev5c1a87d2018-12-05 14:27:57 +0200149 if (priv->rx_buf)
150 *priv->rx_buf++ = byte;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200151 }
152}
153
154static inline void sun4i_spi_fill_fifo(struct sun4i_spi_priv *priv, int len)
155{
156 u8 byte;
157
158 while (len--) {
159 byte = priv->tx_buf ? *priv->tx_buf++ : 0;
Jagan Teki8d9bf462019-02-27 20:02:08 +0530160 writeb(byte, SPI_REG(priv, SPI_TXD));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200161 }
162}
163
164static void sun4i_spi_set_cs(struct udevice *bus, u8 cs, bool enable)
165{
166 struct sun4i_spi_priv *priv = dev_get_priv(bus);
167 u32 reg;
168
Jagan Teki8d9bf462019-02-27 20:02:08 +0530169 reg = readl(SPI_REG(priv, SPI_TCR));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200170
Jagan Teki8d9bf462019-02-27 20:02:08 +0530171 reg &= ~SPI_BIT(priv, SPI_TCR_CS_MASK);
172 reg |= SPI_CS(priv, cs);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200173
174 if (enable)
Jagan Teki8d9bf462019-02-27 20:02:08 +0530175 reg &= ~SPI_BIT(priv, SPI_TCR_CS_LEVEL);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200176 else
Jagan Teki8d9bf462019-02-27 20:02:08 +0530177 reg |= SPI_BIT(priv, SPI_TCR_CS_LEVEL);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200178
Jagan Teki8d9bf462019-02-27 20:02:08 +0530179 writel(reg, SPI_REG(priv, SPI_TCR));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200180}
181
182static int sun4i_spi_parse_pins(struct udevice *dev)
183{
184 const void *fdt = gd->fdt_blob;
185 const char *pin_name;
186 const fdt32_t *list;
187 u32 phandle;
188 int drive, pull = 0, pin, i;
189 int offset;
190 int size;
191
192 list = fdt_getprop(fdt, dev_of_offset(dev), "pinctrl-0", &size);
193 if (!list) {
194 printf("WARNING: sun4i_spi: cannot find pinctrl-0 node\n");
195 return -EINVAL;
196 }
197
198 while (size) {
199 phandle = fdt32_to_cpu(*list++);
200 size -= sizeof(*list);
201
202 offset = fdt_node_offset_by_phandle(fdt, phandle);
203 if (offset < 0)
204 return offset;
205
206 drive = fdt_getprop_u32_default_node(fdt, offset, 0,
207 "drive-strength", 0);
208 if (drive) {
209 if (drive <= 10)
210 drive = 0;
211 else if (drive <= 20)
212 drive = 1;
213 else if (drive <= 30)
214 drive = 2;
215 else
216 drive = 3;
217 } else {
218 drive = fdt_getprop_u32_default_node(fdt, offset, 0,
219 "allwinner,drive",
220 0);
221 drive = min(drive, 3);
222 }
223
224 if (fdt_get_property(fdt, offset, "bias-disable", NULL))
225 pull = 0;
226 else if (fdt_get_property(fdt, offset, "bias-pull-up", NULL))
227 pull = 1;
228 else if (fdt_get_property(fdt, offset, "bias-pull-down", NULL))
229 pull = 2;
230 else
231 pull = fdt_getprop_u32_default_node(fdt, offset, 0,
232 "allwinner,pull",
233 0);
234 pull = min(pull, 2);
235
236 for (i = 0; ; i++) {
237 pin_name = fdt_stringlist_get(fdt, offset,
238 "pins", i, NULL);
239 if (!pin_name) {
240 pin_name = fdt_stringlist_get(fdt, offset,
241 "allwinner,pins",
242 i, NULL);
243 if (!pin_name)
244 break;
245 }
246
247 pin = name_to_gpio(pin_name);
248 if (pin < 0)
249 break;
250
Jagan Teki853f4512019-02-27 20:02:11 +0530251 if (IS_ENABLED(CONFIG_MACH_SUN50I))
252 sunxi_gpio_set_cfgpin(pin, SUN50I_GPC_SPI0);
253 else
254 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SPI0);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200255 sunxi_gpio_set_drv(pin, drive);
256 sunxi_gpio_set_pull(pin, pull);
257 }
258 }
259 return 0;
260}
261
Jagan Teki8d71a192019-02-27 20:02:10 +0530262static inline int sun4i_spi_set_clock(struct udevice *dev, bool enable)
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200263{
Jagan Teki8d71a192019-02-27 20:02:10 +0530264 struct sun4i_spi_priv *priv = dev_get_priv(dev);
265 int ret;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200266
Jagan Teki8d71a192019-02-27 20:02:10 +0530267 if (!enable) {
268 clk_disable(&priv->clk_ahb);
269 clk_disable(&priv->clk_mod);
Jagan Teki853f4512019-02-27 20:02:11 +0530270 if (reset_valid(&priv->reset))
271 reset_assert(&priv->reset);
Jagan Teki8d71a192019-02-27 20:02:10 +0530272 return 0;
273 }
274
275 ret = clk_enable(&priv->clk_ahb);
276 if (ret) {
277 dev_err(dev, "failed to enable ahb clock (ret=%d)\n", ret);
278 return ret;
279 }
280
281 ret = clk_enable(&priv->clk_mod);
282 if (ret) {
283 dev_err(dev, "failed to enable mod clock (ret=%d)\n", ret);
284 goto err_ahb;
285 }
286
Jagan Teki853f4512019-02-27 20:02:11 +0530287 if (reset_valid(&priv->reset)) {
288 ret = reset_deassert(&priv->reset);
289 if (ret) {
290 dev_err(dev, "failed to deassert reset\n");
291 goto err_mod;
292 }
293 }
294
Jagan Teki8d71a192019-02-27 20:02:10 +0530295 return 0;
296
Jagan Teki853f4512019-02-27 20:02:11 +0530297err_mod:
298 clk_disable(&priv->clk_mod);
Jagan Teki8d71a192019-02-27 20:02:10 +0530299err_ahb:
300 clk_disable(&priv->clk_ahb);
301 return ret;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200302}
303
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200304static int sun4i_spi_claim_bus(struct udevice *dev)
305{
306 struct sun4i_spi_priv *priv = dev_get_priv(dev->parent);
Jagan Teki8d71a192019-02-27 20:02:10 +0530307 int ret;
308
309 ret = sun4i_spi_set_clock(dev->parent, true);
310 if (ret)
311 return ret;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200312
Jagan Teki8d9bf462019-02-27 20:02:08 +0530313 setbits_le32(SPI_REG(priv, SPI_GCR), SUN4I_CTL_ENABLE |
314 SUN4I_CTL_MASTER | SPI_BIT(priv, SPI_GCR_TP));
315
Jagan Teki853f4512019-02-27 20:02:11 +0530316 if (priv->variant->has_soft_reset)
317 setbits_le32(SPI_REG(priv, SPI_GCR),
318 SPI_BIT(priv, SPI_GCR_SRST));
319
Jagan Teki8d9bf462019-02-27 20:02:08 +0530320 setbits_le32(SPI_REG(priv, SPI_TCR), SPI_BIT(priv, SPI_TCR_CS_MANUAL) |
321 SPI_BIT(priv, SPI_TCR_CS_ACTIVE_LOW));
Jagan Teki8cbf09b2019-02-27 20:02:07 +0530322
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200323 return 0;
324}
325
326static int sun4i_spi_release_bus(struct udevice *dev)
327{
328 struct sun4i_spi_priv *priv = dev_get_priv(dev->parent);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200329
Jagan Teki8d9bf462019-02-27 20:02:08 +0530330 clrbits_le32(SPI_REG(priv, SPI_GCR), SUN4I_CTL_ENABLE);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200331
Jagan Teki8d71a192019-02-27 20:02:10 +0530332 sun4i_spi_set_clock(dev->parent, false);
333
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200334 return 0;
335}
336
337static int sun4i_spi_xfer(struct udevice *dev, unsigned int bitlen,
338 const void *dout, void *din, unsigned long flags)
339{
340 struct udevice *bus = dev->parent;
341 struct sun4i_spi_priv *priv = dev_get_priv(bus);
342 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
343
344 u32 len = bitlen / 8;
Jagan Teki8cbf09b2019-02-27 20:02:07 +0530345 u32 rx_fifocnt;
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200346 u8 nbytes;
347 int ret;
348
349 priv->tx_buf = dout;
350 priv->rx_buf = din;
351
352 if (bitlen % 8) {
353 debug("%s: non byte-aligned SPI transfer.\n", __func__);
354 return -ENAVAIL;
355 }
356
357 if (flags & SPI_XFER_BEGIN)
358 sun4i_spi_set_cs(bus, slave_plat->cs, true);
359
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200360 /* Reset FIFOs */
Jagan Teki8d9bf462019-02-27 20:02:08 +0530361 setbits_le32(SPI_REG(priv, SPI_FCR), SPI_BIT(priv, SPI_FCR_RF_RST) |
362 SPI_BIT(priv, SPI_FCR_TF_RST));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200363
364 while (len) {
365 /* Setup the transfer now... */
Jagan Teki178fbd22019-02-27 20:02:09 +0530366 nbytes = min(len, (priv->variant->fifo_depth - 1));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200367
368 /* Setup the counters */
Jagan Teki8d9bf462019-02-27 20:02:08 +0530369 writel(SUN4I_BURST_CNT(nbytes), SPI_REG(priv, SPI_BC));
370 writel(SUN4I_XMIT_CNT(nbytes), SPI_REG(priv, SPI_TC));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200371
Jagan Teki853f4512019-02-27 20:02:11 +0530372 if (priv->variant->has_burst_ctl)
373 writel(SUN4I_BURST_CNT(nbytes),
374 SPI_REG(priv, SPI_BCTL));
375
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200376 /* Fill the TX FIFO */
377 sun4i_spi_fill_fifo(priv, nbytes);
378
379 /* Start the transfer */
Jagan Teki8d9bf462019-02-27 20:02:08 +0530380 setbits_le32(SPI_REG(priv, SPI_TCR),
381 SPI_BIT(priv, SPI_TCR_XCH));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200382
Jagan Teki6cb6aa62019-02-27 20:02:05 +0530383 /* Wait till RX FIFO to be empty */
Jagan Teki8d9bf462019-02-27 20:02:08 +0530384 ret = readl_poll_timeout(SPI_REG(priv, SPI_FSR),
385 rx_fifocnt,
386 (((rx_fifocnt &
387 SPI_BIT(priv, SPI_FSR_RF_CNT_MASK)) >>
Jagan Teki6cb6aa62019-02-27 20:02:05 +0530388 SUN4I_FIFO_STA_RF_CNT_BITS) >= nbytes),
389 SUN4I_SPI_TIMEOUT_US);
390 if (ret < 0) {
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200391 printf("ERROR: sun4i_spi: Timeout transferring data\n");
392 sun4i_spi_set_cs(bus, slave_plat->cs, false);
393 return ret;
394 }
395
396 /* Drain the RX FIFO */
397 sun4i_spi_drain_fifo(priv, nbytes);
398
399 len -= nbytes;
400 }
401
402 if (flags & SPI_XFER_END)
403 sun4i_spi_set_cs(bus, slave_plat->cs, false);
404
405 return 0;
406}
407
408static int sun4i_spi_set_speed(struct udevice *dev, uint speed)
409{
410 struct sun4i_spi_platdata *plat = dev_get_platdata(dev);
411 struct sun4i_spi_priv *priv = dev_get_priv(dev);
412 unsigned int div;
413 u32 reg;
414
415 if (speed > plat->max_hz)
416 speed = plat->max_hz;
417
418 if (speed < SUN4I_SPI_MIN_RATE)
419 speed = SUN4I_SPI_MIN_RATE;
420 /*
421 * Setup clock divider.
422 *
423 * We have two choices there. Either we can use the clock
424 * divide rate 1, which is calculated thanks to this formula:
425 * SPI_CLK = MOD_CLK / (2 ^ (cdr + 1))
426 * Or we can use CDR2, which is calculated with the formula:
427 * SPI_CLK = MOD_CLK / (2 * (cdr + 1))
428 * Whether we use the former or the latter is set through the
429 * DRS bit.
430 *
431 * First try CDR2, and if we can't reach the expected
432 * frequency, fall back to CDR1.
433 */
434
435 div = SUN4I_SPI_MAX_RATE / (2 * speed);
Jagan Teki8d9bf462019-02-27 20:02:08 +0530436 reg = readl(SPI_REG(priv, SPI_CCR));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200437
438 if (div <= (SUN4I_CLK_CTL_CDR2_MASK + 1)) {
439 if (div > 0)
440 div--;
441
442 reg &= ~(SUN4I_CLK_CTL_CDR2_MASK | SUN4I_CLK_CTL_DRS);
443 reg |= SUN4I_CLK_CTL_CDR2(div) | SUN4I_CLK_CTL_DRS;
444 } else {
445 div = __ilog2(SUN4I_SPI_MAX_RATE) - __ilog2(speed);
446 reg &= ~((SUN4I_CLK_CTL_CDR1_MASK << 8) | SUN4I_CLK_CTL_DRS);
447 reg |= SUN4I_CLK_CTL_CDR1(div);
448 }
449
450 priv->freq = speed;
Jagan Teki8d9bf462019-02-27 20:02:08 +0530451 writel(reg, SPI_REG(priv, SPI_CCR));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200452
453 return 0;
454}
455
456static int sun4i_spi_set_mode(struct udevice *dev, uint mode)
457{
458 struct sun4i_spi_priv *priv = dev_get_priv(dev);
459 u32 reg;
460
Jagan Teki8d9bf462019-02-27 20:02:08 +0530461 reg = readl(SPI_REG(priv, SPI_TCR));
462 reg &= ~(SPI_BIT(priv, SPI_TCR_CPOL) | SPI_BIT(priv, SPI_TCR_CPHA));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200463
464 if (mode & SPI_CPOL)
Jagan Teki8d9bf462019-02-27 20:02:08 +0530465 reg |= SPI_BIT(priv, SPI_TCR_CPOL);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200466
467 if (mode & SPI_CPHA)
Jagan Teki8d9bf462019-02-27 20:02:08 +0530468 reg |= SPI_BIT(priv, SPI_TCR_CPHA);
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200469
470 priv->mode = mode;
Jagan Teki8d9bf462019-02-27 20:02:08 +0530471 writel(reg, SPI_REG(priv, SPI_TCR));
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200472
473 return 0;
474}
475
476static const struct dm_spi_ops sun4i_spi_ops = {
477 .claim_bus = sun4i_spi_claim_bus,
478 .release_bus = sun4i_spi_release_bus,
479 .xfer = sun4i_spi_xfer,
480 .set_speed = sun4i_spi_set_speed,
481 .set_mode = sun4i_spi_set_mode,
482};
483
Jagan Teki903e7cf2019-02-27 20:02:12 +0530484static int sun4i_spi_probe(struct udevice *bus)
485{
486 struct sun4i_spi_platdata *plat = dev_get_platdata(bus);
487 struct sun4i_spi_priv *priv = dev_get_priv(bus);
488 int ret;
489
490 ret = clk_get_by_name(bus, "ahb", &priv->clk_ahb);
491 if (ret) {
492 dev_err(dev, "failed to get ahb clock\n");
493 return ret;
494 }
495
496 ret = clk_get_by_name(bus, "mod", &priv->clk_mod);
497 if (ret) {
498 dev_err(dev, "failed to get mod clock\n");
499 return ret;
500 }
501
502 ret = reset_get_by_index(bus, 0, &priv->reset);
503 if (ret && ret != -ENOENT) {
504 dev_err(dev, "failed to get reset\n");
505 return ret;
506 }
507
508 sun4i_spi_parse_pins(bus);
509
510 priv->variant = plat->variant;
511 priv->base = plat->base;
512 priv->freq = plat->max_hz;
513
514 return 0;
515}
516
517static int sun4i_spi_ofdata_to_platdata(struct udevice *bus)
518{
519 struct sun4i_spi_platdata *plat = dev_get_platdata(bus);
520 int node = dev_of_offset(bus);
521
522 plat->base = devfdt_get_addr(bus);
523 plat->variant = (struct sun4i_spi_variant *)dev_get_driver_data(bus);
524 plat->max_hz = fdtdec_get_int(gd->fdt_blob, node,
525 "spi-max-frequency",
526 SUN4I_SPI_DEFAULT_RATE);
527
528 if (plat->max_hz > SUN4I_SPI_MAX_RATE)
529 plat->max_hz = SUN4I_SPI_MAX_RATE;
530
531 return 0;
532}
533
Jagan Teki8d9bf462019-02-27 20:02:08 +0530534static const unsigned long sun4i_spi_regs[] = {
535 [SPI_GCR] = SUN4I_CTL_REG,
536 [SPI_TCR] = SUN4I_CTL_REG,
537 [SPI_FCR] = SUN4I_CTL_REG,
538 [SPI_FSR] = SUN4I_FIFO_STA_REG,
539 [SPI_CCR] = SUN4I_CLK_CTL_REG,
540 [SPI_BC] = SUN4I_BURST_CNT_REG,
541 [SPI_TC] = SUN4I_XMIT_CNT_REG,
542 [SPI_TXD] = SUN4I_TXDATA_REG,
543 [SPI_RXD] = SUN4I_RXDATA_REG,
544};
545
546static const u32 sun4i_spi_bits[] = {
547 [SPI_GCR_TP] = BIT(18),
548 [SPI_TCR_CPHA] = BIT(2),
549 [SPI_TCR_CPOL] = BIT(3),
550 [SPI_TCR_CS_ACTIVE_LOW] = BIT(4),
551 [SPI_TCR_XCH] = BIT(10),
552 [SPI_TCR_CS_SEL] = 12,
553 [SPI_TCR_CS_MASK] = 0x3000,
554 [SPI_TCR_CS_MANUAL] = BIT(16),
555 [SPI_TCR_CS_LEVEL] = BIT(17),
556 [SPI_FCR_TF_RST] = BIT(8),
557 [SPI_FCR_RF_RST] = BIT(9),
558 [SPI_FSR_RF_CNT_MASK] = GENMASK(6, 0),
559};
560
Jagan Teki853f4512019-02-27 20:02:11 +0530561static const unsigned long sun6i_spi_regs[] = {
562 [SPI_GCR] = SUN6I_GBL_CTL_REG,
563 [SPI_TCR] = SUN6I_TFR_CTL_REG,
564 [SPI_FCR] = SUN6I_FIFO_CTL_REG,
565 [SPI_FSR] = SUN6I_FIFO_STA_REG,
566 [SPI_CCR] = SUN6I_CLK_CTL_REG,
567 [SPI_BC] = SUN6I_BURST_CNT_REG,
568 [SPI_TC] = SUN6I_XMIT_CNT_REG,
569 [SPI_BCTL] = SUN6I_BURST_CTL_REG,
570 [SPI_TXD] = SUN6I_TXDATA_REG,
571 [SPI_RXD] = SUN6I_RXDATA_REG,
572};
573
574static const u32 sun6i_spi_bits[] = {
575 [SPI_GCR_TP] = BIT(7),
576 [SPI_GCR_SRST] = BIT(31),
577 [SPI_TCR_CPHA] = BIT(0),
578 [SPI_TCR_CPOL] = BIT(1),
579 [SPI_TCR_CS_ACTIVE_LOW] = BIT(2),
580 [SPI_TCR_CS_SEL] = 4,
581 [SPI_TCR_CS_MASK] = 0x30,
582 [SPI_TCR_CS_MANUAL] = BIT(6),
583 [SPI_TCR_CS_LEVEL] = BIT(7),
584 [SPI_TCR_XCH] = BIT(31),
585 [SPI_FCR_RF_RST] = BIT(15),
586 [SPI_FCR_TF_RST] = BIT(31),
587 [SPI_FSR_RF_CNT_MASK] = GENMASK(7, 0),
588};
589
Jagan Teki8d9bf462019-02-27 20:02:08 +0530590static const struct sun4i_spi_variant sun4i_a10_spi_variant = {
591 .regs = sun4i_spi_regs,
592 .bits = sun4i_spi_bits,
Jagan Teki178fbd22019-02-27 20:02:09 +0530593 .fifo_depth = 64,
Jagan Teki8d9bf462019-02-27 20:02:08 +0530594};
595
Jagan Teki853f4512019-02-27 20:02:11 +0530596static const struct sun4i_spi_variant sun6i_a31_spi_variant = {
597 .regs = sun6i_spi_regs,
598 .bits = sun6i_spi_bits,
599 .fifo_depth = 128,
600 .has_soft_reset = true,
601 .has_burst_ctl = true,
602};
603
604static const struct sun4i_spi_variant sun8i_h3_spi_variant = {
605 .regs = sun6i_spi_regs,
606 .bits = sun6i_spi_bits,
607 .fifo_depth = 64,
608 .has_soft_reset = true,
609 .has_burst_ctl = true,
610};
611
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200612static const struct udevice_id sun4i_spi_ids[] = {
Jagan Teki8d9bf462019-02-27 20:02:08 +0530613 {
614 .compatible = "allwinner,sun4i-a10-spi",
615 .data = (ulong)&sun4i_a10_spi_variant,
616 },
Jagan Teki853f4512019-02-27 20:02:11 +0530617 {
618 .compatible = "allwinner,sun6i-a31-spi",
619 .data = (ulong)&sun6i_a31_spi_variant,
620 },
621 {
622 .compatible = "allwinner,sun8i-h3-spi",
623 .data = (ulong)&sun8i_h3_spi_variant,
624 },
Jagan Teki903e7cf2019-02-27 20:02:12 +0530625 { /* sentinel */ }
Stefan Mavrodiev7f25d812018-02-06 15:14:33 +0200626};
627
628U_BOOT_DRIVER(sun4i_spi) = {
629 .name = "sun4i_spi",
630 .id = UCLASS_SPI,
631 .of_match = sun4i_spi_ids,
632 .ops = &sun4i_spi_ops,
633 .ofdata_to_platdata = sun4i_spi_ofdata_to_platdata,
634 .platdata_auto_alloc_size = sizeof(struct sun4i_spi_platdata),
635 .priv_auto_alloc_size = sizeof(struct sun4i_spi_priv),
636 .probe = sun4i_spi_probe,
637};