blob: 47c6a232d2844fb3d5aec25b218b3cd4d8f470a0 [file] [log] [blame]
stefano babic5e5803e2007-08-30 23:01:49 +02001/*
2 * (C) Copyright 2007
3 * Stefano Babic, DENX Gmbh, sbabic@denx.de
4 *
5 * (C) Copyright 2004
6 * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
7 *
8 * (C) Copyright 2002
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
10 *
11 * (C) Copyright 2002
12 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
13 * Marius Groeger <mgroeger@sysgo.de>
14 *
15 * Configuation settings for the LUBBOCK board.
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
Marek Vasutabc20ab2011-11-26 07:20:07 +010043#define CONFIG_CPU_PXA27X 1 /* This is an PXA27x CPU */
stefano babic5e5803e2007-08-30 23:01:49 +020044
stefano babic5e5803e2007-08-30 23:01:49 +020045#define CONFIG_MMC 1
Helmut Raiger9660e442011-10-20 04:19:47 +000046#define CONFIG_BOARD_LATE_INIT
Marek Vasutcc72ac62010-10-20 21:28:14 +020047#define CONFIG_SYS_TEXT_BASE 0x0
stefano babic5e5803e2007-08-30 23:01:49 +020048
Jean-Christophe PLAGNIOL-VILLARDb3acb6c2009-04-05 13:06:31 +020049/* we will never enable dcache, because we have to setup MMU first */
Aneesh Ve47f2db2011-06-16 23:30:48 +000050#define CONFIG_SYS_DCACHE_OFF
Jean-Christophe PLAGNIOL-VILLARDb3acb6c2009-04-05 13:06:31 +020051
stefano babic5e5803e2007-08-30 23:01:49 +020052#define RTC
53
54/*
55 * Size of malloc() pool
56 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
stefano babic5e5803e2007-08-30 23:01:49 +020058
59/*
60 * Hardware drivers
61 */
62
63/*
64 * select serial console configuration
65 */
Jean-Christophe PLAGNIOL-VILLARD379be582009-05-16 22:48:46 +020066#define CONFIG_PXA_SERIAL
stefano babic5e5803e2007-08-30 23:01:49 +020067#define CONFIG_SERIAL_MULTI
68#define CONFIG_FFUART 1 /* we use FFUART on Conxs */
69#define CONFIG_BTUART 1 /* we use BTUART on Conxs */
70#define CONFIG_STUART 1 /* we use STUART on Conxs */
Marek Vasutce6971c2012-09-12 12:36:25 +020071#define CONFIG_CONS_INDEX 3
stefano babic5e5803e2007-08-30 23:01:49 +020072
73/* allow to overwrite serial and ethaddr */
74#define CONFIG_ENV_OVERWRITE
75
76#define CONFIG_BAUDRATE 38400
77
78#define CONFIG_DOS_PARTITION 1
79
80/*
81 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
stefano babic5e5803e2007-08-30 23:01:49 +020085#define CONFIG_CMD_FAT
86#define CONFIG_CMD_IMLS
87#define CONFIG_CMD_PING
88#define CONFIG_CMD_USB
89
90/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
91
92#undef CONFIG_SHOW_BOOT_PROGRESS
93
94#define CONFIG_BOOTDELAY 3
95#define CONFIG_SERVERIP 192.168.1.99
96#define CONFIG_BOOTCOMMAND "run boot_flash"
97#define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
98 " rw root=/dev/ram initrd=0xa0800000,5m"
99
100#define CONFIG_EXTRA_ENV_SETTINGS \
101 "program_boot_mmc=" \
102 "mw.b 0xa0010000 0xff 0x20000; " \
103 "if mmcinit && " \
104 "fatload mmc 0 0xa0010000 u-boot.bin; " \
105 "then " \
106 "protect off 0x0 0x1ffff; " \
107 "erase 0x0 0x1ffff; " \
108 "cp.b 0xa0010000 0x0 0x20000; " \
109 "fi\0" \
110 "program_uzImage_mmc=" \
111 "mw.b 0xa0010000 0xff 0x180000; " \
112 "if mmcinit && " \
113 "fatload mmc 0 0xa0010000 uzImage; " \
114 "then " \
115 "protect off 0x40000 0x1bffff; " \
116 "erase 0x40000 0x1bffff; " \
117 "cp.b 0xa0010000 0x40000 0x180000; " \
118 "fi\0" \
119 "program_ramdisk_mmc=" \
120 "mw.b 0xa0010000 0xff 0x500000; " \
121 "if mmcinit && " \
122 "fatload mmc 0 0xa0010000 ramdisk.gz; " \
123 "then " \
124 "protect off 0x1c0000 0x6bffff; " \
125 "erase 0x1c0000 0x6bffff; " \
126 "cp.b 0xa0010000 0x1c0000 0x500000; " \
127 "fi\0" \
128 "boot_mmc=" \
129 "if mmcinit && " \
130 "fatload mmc 0 0xa0030000 uzImage && " \
131 "fatload mmc 0 0xa0800000 ramdisk.gz; " \
132 "then " \
133 "bootm 0xa0030000; " \
134 "fi\0" \
135 "boot_flash=" \
136 "cp.b 0x1c0000 0xa0800000 0x500000; " \
137 "bootm 0x40000\0" \
138
139#define CONFIG_SETUP_MEMORY_TAGS 1
140#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
141/* #define CONFIG_INITRD_TAG 1 */
142
Jean-Christophe PLAGNIOL-VILLARD1b769882008-01-25 07:54:47 +0100143#if defined(CONFIG_CMD_KGDB)
stefano babic5e5803e2007-08-30 23:01:49 +0200144#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
145#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
146#endif
147
148/*
149 * Miscellaneous configurable options
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_HUSH_PARSER 1
stefano babic5e5803e2007-08-30 23:01:49 +0200152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_LONGHELP /* undef to save memory */
154#ifdef CONFIG_SYS_HUSH_PARSER
155#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
stefano babic5e5803e2007-08-30 23:01:49 +0200156#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stefano babic5e5803e2007-08-30 23:01:49 +0200158#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
160#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
161#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
162#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
163#define CONFIG_SYS_DEVICE_NULLDEV 1
stefano babic5e5803e2007-08-30 23:01:49 +0200164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
166#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
stefano babic5e5803e2007-08-30 23:01:49 +0200167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_LOAD_ADDR 0xa1000000 /* default load address */
stefano babic5e5803e2007-08-30 23:01:49 +0200169
Micha Kalfon94a33122009-02-11 19:50:11 +0200170#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
stefano babic5e5803e2007-08-30 23:01:49 +0200172
Jean-Christophe PLAGNIOL-VILLARDb03d92e2009-02-20 03:47:50 +0100173#ifdef CONFIG_MMC
174#define CONFIG_PXA_MMC
175#define CONFIG_CMD_MMC
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MMC_BASE 0xF0000000
Jean-Christophe PLAGNIOL-VILLARDb03d92e2009-02-20 03:47:50 +0100177#endif
stefano babic5e5803e2007-08-30 23:01:49 +0200178
179/*
stefano babic5e5803e2007-08-30 23:01:49 +0200180 * Physical Memory Map
181 */
182#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
183#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
184#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
185#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
186#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
187#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
188#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
189#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
190#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
191
192#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_DRAM_BASE 0xa0000000
195#define CONFIG_SYS_DRAM_SIZE 0x04000000
stefano babic5e5803e2007-08-30 23:01:49 +0200196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
stefano babic5e5803e2007-08-30 23:01:49 +0200198
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200199#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200200#define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200201
stefano babic5e5803e2007-08-30 23:01:49 +0200202/*
203 * GPIO settings
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_GPSR0_VAL 0x00018000
206#define CONFIG_SYS_GPSR1_VAL 0x00000000
207#define CONFIG_SYS_GPSR2_VAL 0x400dc000
208#define CONFIG_SYS_GPSR3_VAL 0x00000000
209#define CONFIG_SYS_GPCR0_VAL 0x00000000
210#define CONFIG_SYS_GPCR1_VAL 0x00000000
211#define CONFIG_SYS_GPCR2_VAL 0x00000000
212#define CONFIG_SYS_GPCR3_VAL 0x00000000
213#define CONFIG_SYS_GPDR0_VAL 0x00018000
214#define CONFIG_SYS_GPDR1_VAL 0x00028801
215#define CONFIG_SYS_GPDR2_VAL 0x520dc000
216#define CONFIG_SYS_GPDR3_VAL 0x0001E000
217#define CONFIG_SYS_GAFR0_L_VAL 0x801c0000
218#define CONFIG_SYS_GAFR0_U_VAL 0x00000013
219#define CONFIG_SYS_GAFR1_L_VAL 0x6990100A
220#define CONFIG_SYS_GAFR1_U_VAL 0x00000008
221#define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
222#define CONFIG_SYS_GAFR2_U_VAL 0x010900F2
223#define CONFIG_SYS_GAFR3_L_VAL 0x54000003
224#define CONFIG_SYS_GAFR3_U_VAL 0x00002401
225#define CONFIG_SYS_GRER0_VAL 0x00000000
226#define CONFIG_SYS_GRER1_VAL 0x00000000
227#define CONFIG_SYS_GRER2_VAL 0x00000000
228#define CONFIG_SYS_GRER3_VAL 0x00000000
Stefano Babic040f8f62009-07-01 20:40:41 +0200229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_GFER1_VAL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_GFER3_VAL 0x00000020
stefano babic5e5803e2007-08-30 23:01:49 +0200232
Stefano Babic040f8f62009-07-01 20:40:41 +0200233#if CONFIG_POLARIS
234#define CONFIG_SYS_GFER0_VAL 0x00000001
235#define CONFIG_SYS_GFER2_VAL 0x00200000
236#else
237#define CONFIG_SYS_GFER0_VAL 0x00000000
238#define CONFIG_SYS_GFER2_VAL 0x00000000
239#endif
stefano babic5e5803e2007-08-30 23:01:49 +0200240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PSSR_VAL 0x20 /* CHECK */
stefano babic5e5803e2007-08-30 23:01:49 +0200242
243/*
244 * Clock settings
245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_CKEN 0x01FFFFFF /* CHECK */
247#define CONFIG_SYS_CCCR 0x02000290 /* 520Mhz */
stefano babic5e5803e2007-08-30 23:01:49 +0200248
249/*
250 * Memory settings
251 */
252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_MSC0_VAL 0x4df84df0
254#define CONFIG_SYS_MSC1_VAL 0x7ff87ff4
Stefano Babic040f8f62009-07-01 20:40:41 +0200255#if CONFIG_POLARIS
256#define CONFIG_SYS_MSC2_VAL 0xa2697ff8
257#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_MSC2_VAL 0xa26936d4
Stefano Babic040f8f62009-07-01 20:40:41 +0200259#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_MDCNFG_VAL 0x880009C9
261#define CONFIG_SYS_MDREFR_VAL 0x20ca201e
262#define CONFIG_SYS_MDMRS_VAL 0x00220022
stefano babic5e5803e2007-08-30 23:01:49 +0200263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
265#define CONFIG_SYS_SXCNFG_VAL 0x40044004
stefano babic5e5803e2007-08-30 23:01:49 +0200266
267/*
268 * PCMCIA and CF Interfaces
269 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_MECR_VAL 0x00000001
271#define CONFIG_SYS_MCMEM0_VAL 0x00004204
272#define CONFIG_SYS_MCMEM1_VAL 0x00010204
273#define CONFIG_SYS_MCATT0_VAL 0x00010504
274#define CONFIG_SYS_MCATT1_VAL 0x00010504
275#define CONFIG_SYS_MCIO0_VAL 0x00008407
276#define CONFIG_SYS_MCIO1_VAL 0x0000c108
stefano babic5e5803e2007-08-30 23:01:49 +0200277
278#define CONFIG_DRIVER_DM9000 1
Stefano Babic040f8f62009-07-01 20:40:41 +0200279
280#if CONFIG_POLARIS
281#define CONFIG_DM9000_BASE 0x0C800000
282#else
283#define CONFIG_DM9000_BASE 0x08000000
284#endif
285
stefano babic5e5803e2007-08-30 23:01:49 +0200286#define DM9000_IO CONFIG_DM9000_BASE
287#define DM9000_DATA (CONFIG_DM9000_BASE+0x8004)
stefano babic5e5803e2007-08-30 23:01:49 +0200288
289#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
291#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
292#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
293#define CONFIG_SYS_USB_OHCI_SLOT_NAME "trizepsiv"
stefano babic5e5803e2007-08-30 23:01:49 +0200294#define CONFIG_USB_STORAGE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
stefano babic5e5803e2007-08-30 23:01:49 +0200296
297/*
298 * FLASH and environment organization
299 */
300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200302#define CONFIG_FLASH_CFI_DRIVER 1
stefano babic5e5803e2007-08-30 23:01:49 +0200303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_MONITOR_BASE 0
305#define CONFIG_SYS_MONITOR_LEN 0x40000
stefano babic5e5803e2007-08-30 23:01:49 +0200306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
308#define CONFIG_SYS_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
stefano babic5e5803e2007-08-30 23:01:49 +0200309
310/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
312#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
stefano babic5e5803e2007-08-30 23:01:49 +0200313
314/* write flash less slowly */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
stefano babic5e5803e2007-08-30 23:01:49 +0200316
Stefano Babic040f8f62009-07-01 20:40:41 +0200317/* Unlock to be used with Intel chips */
318#define CONFIG_SYS_FLASH_PROTECTION 1
319
stefano babic5e5803e2007-08-30 23:01:49 +0200320/* Flash environment locations */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200321#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CONFIG_SYS_MONITOR_LEN) /* Addr of Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200323#define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment */
324#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
stefano babic5e5803e2007-08-30 23:01:49 +0200325
326/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200327#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SECT_SIZE)
328#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
stefano babic5e5803e2007-08-30 23:01:49 +0200329
330#endif /* __CONFIG_H */