blob: b61aab51fd0ea938539d025554145d6141ca712b [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * Copyright (C) 2003 Motorola Inc.
4 * Xianghua Xiao (x.xiao@motorola.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * PCI Configuration space access support for MPC85xx PCI Bridge
27 */
28#include <common.h>
29#include <asm/cpm_85xx.h>
30#include <pci.h>
31
wdenk0ac6f8b2004-07-09 23:27:13 +000032
wdenk42d1f032003-10-15 23:53:47 +000033#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +000034
wdenk9aea9532004-08-01 23:02:45 +000035void
36pci_mpc85xx_init(struct pci_controller *hose)
wdenk42d1f032003-10-15 23:53:47 +000037{
wdenk9aea9532004-08-01 23:02:45 +000038 volatile immap_t *immap = (immap_t *)CFG_CCSRBAR;
wdenk0ac6f8b2004-07-09 23:27:13 +000039 volatile ccsr_pcix_t *pcix = &immap->im_pcix;
wdenk42d1f032003-10-15 23:53:47 +000040
wdenk0ac6f8b2004-07-09 23:27:13 +000041 u16 reg16;
wdenk42d1f032003-10-15 23:53:47 +000042
wdenk0ac6f8b2004-07-09 23:27:13 +000043 hose->first_busno = 0;
44 hose->last_busno = 0xff;
wdenk42d1f032003-10-15 23:53:47 +000045
wdenk9aea9532004-08-01 23:02:45 +000046 pci_set_region(hose->regions + 0,
47 CFG_PCI1_MEM_BASE,
48 CFG_PCI1_MEM_PHYS,
49 CFG_PCI1_MEM_SIZE,
50 PCI_REGION_MEM);
wdenk42d1f032003-10-15 23:53:47 +000051
wdenk9aea9532004-08-01 23:02:45 +000052 pci_set_region(hose->regions + 1,
53 CFG_PCI1_IO_BASE,
54 CFG_PCI1_IO_PHYS,
55 CFG_PCI1_IO_SIZE,
56 PCI_REGION_IO);
wdenk42d1f032003-10-15 23:53:47 +000057
wdenk0ac6f8b2004-07-09 23:27:13 +000058 hose->region_count = 2;
wdenk42d1f032003-10-15 23:53:47 +000059
wdenk9aea9532004-08-01 23:02:45 +000060 pci_setup_indirect(hose,
61 (CFG_IMMR+0x8000),
62 (CFG_IMMR+0x8004));
wdenk42d1f032003-10-15 23:53:47 +000063
wdenk9aea9532004-08-01 23:02:45 +000064 pci_read_config_word (PCI_BDF(0,0,0), PCI_COMMAND, &reg16);
wdenk0ac6f8b2004-07-09 23:27:13 +000065 reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
wdenk9aea9532004-08-01 23:02:45 +000066 pci_write_config_word(PCI_BDF(0,0,0), PCI_COMMAND, reg16);
wdenk42d1f032003-10-15 23:53:47 +000067
wdenk0ac6f8b2004-07-09 23:27:13 +000068 /*
69 * Clear non-reserved bits in status register.
70 */
wdenk9aea9532004-08-01 23:02:45 +000071 pci_write_config_word(PCI_BDF(0,0,0), PCI_STATUS, 0xffff);
72 pci_write_config_byte(PCI_BDF(0,0,0), PCI_LATENCY_TIMER,0x80);
wdenk42d1f032003-10-15 23:53:47 +000073
wdenk9aea9532004-08-01 23:02:45 +000074 pcix->potar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
75 pcix->potear1 = 0x00000000;
76 pcix->powbar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
wdenk0ac6f8b2004-07-09 23:27:13 +000077 pcix->powbear1 = 0x00000000;
wdenk9aea9532004-08-01 23:02:45 +000078 pcix->powar1 = 0x8004401c; /* 512M MEM space */
wdenk42d1f032003-10-15 23:53:47 +000079
wdenkcf336782004-10-10 20:23:57 +000080 pcix->potar2 = 0x00000000;
wdenk9aea9532004-08-01 23:02:45 +000081 pcix->potear2 = 0x00000000;
82 pcix->powbar2 = (CFG_PCI1_IO_BASE >> 12) & 0x000fffff;
wdenk0ac6f8b2004-07-09 23:27:13 +000083 pcix->powbear2 = 0x00000000;
wdenk9aea9532004-08-01 23:02:45 +000084 pcix->powar2 = 0x80088017; /* 16M IO space */
wdenk42d1f032003-10-15 23:53:47 +000085
wdenk0ac6f8b2004-07-09 23:27:13 +000086 pcix->pitar1 = 0x00000000;
87 pcix->piwbar1 = 0x00000000;
wdenkcf336782004-10-10 20:23:57 +000088 pcix->piwar1 = 0xa0f5501e; /* Enable, Prefetch, Local Mem,
89 * Snoop R/W, 2G */
wdenk42d1f032003-10-15 23:53:47 +000090
wdenk0ac6f8b2004-07-09 23:27:13 +000091 /*
92 * Hose scan.
93 */
wdenk9aea9532004-08-01 23:02:45 +000094 pci_register_hose(hose);
wdenkcf336782004-10-10 20:23:57 +000095
96#if defined(CONFIG_MPC8555CDS) || defined(CONFIG_MPC8541CDS)
97 /*
98 * This is a SW workaround for an apparent HW problem
99 * in the PCI controller on the MPC85555/41 CDS boards.
100 * The first config cycle must be to a valid, known
101 * device on the PCI bus in order to trick the PCI
102 * controller state machine into a known valid state.
103 * Without this, the first config cycle has the chance
104 * of hanging the controller permanently, just leaving
105 * it in a semi-working state, or leaving it working.
106 *
107 * Pick on the Tundra, Device 17, to get it right.
108 */
109 {
110 u8 header_type;
111
112 pci_hose_read_config_byte(hose,
113 PCI_BDF(0,17,0),
114 PCI_HEADER_TYPE,
115 &header_type);
116 }
117
118#endif
119
wdenk9aea9532004-08-01 23:02:45 +0000120 hose->last_busno = pci_hose_scan(hose);
wdenk42d1f032003-10-15 23:53:47 +0000121}
wdenk0ac6f8b2004-07-09 23:27:13 +0000122
wdenk42d1f032003-10-15 23:53:47 +0000123#endif /* CONFIG_PCI */