Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 1 | /* |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 2 | * (C) Copyright 2006 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Wolfgang Denk | cf48eb9 | 2006-04-16 10:51:58 +0200 | [diff] [blame^] | 4 | * |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 5 | * Copyright 2004 Freescale Semiconductor. |
| 6 | * (C) Copyright 2003 Motorola Inc. |
| 7 | * Xianghua Xiao (X.Xiao@motorola.com) |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | * |
| 27 | * Change log: |
| 28 | * |
| 29 | * 20050101: Eran Liberty (liberty@freescale.com) |
| 30 | * Initial file creating (porting from 85XX & 8260) |
| 31 | */ |
| 32 | |
| 33 | #include <common.h> |
| 34 | #include <asm/processor.h> |
| 35 | #include <i2c.h> |
| 36 | #include <spd.h> |
| 37 | #include <asm/mmu.h> |
| 38 | #include <spd_sdram.h> |
| 39 | |
| 40 | #ifdef CONFIG_SPD_EEPROM |
| 41 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 42 | #if defined(CONFIG_DDR_ECC) |
| 43 | extern void dma_init(void); |
| 44 | extern uint dma_check(void); |
| 45 | extern int dma_xfer(void *dest, uint count, void *src); |
| 46 | #endif |
| 47 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 48 | #ifndef CFG_READ_SPD |
| 49 | #define CFG_READ_SPD i2c_read |
| 50 | #endif |
| 51 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 52 | /* |
| 53 | * Convert picoseconds into clock cycles (rounding up if needed). |
| 54 | */ |
| 55 | |
| 56 | int |
| 57 | picos_to_clk(int picos) |
| 58 | { |
| 59 | int clks; |
| 60 | |
| 61 | clks = picos / (2000000000 / (get_bus_freq(0) / 1000)); |
| 62 | if (picos % (2000000000 / (get_bus_freq(0) / 1000)) != 0) { |
| 63 | clks++; |
| 64 | } |
| 65 | |
| 66 | return clks; |
| 67 | } |
| 68 | |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 69 | unsigned int banksize(unsigned char row_dens) |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 70 | { |
| 71 | return ((row_dens >> 2) | ((row_dens & 3) << 6)) << 24; |
| 72 | } |
| 73 | |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 74 | int read_spd(uint addr) |
| 75 | { |
| 76 | return ((int) addr); |
| 77 | } |
| 78 | |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 79 | #undef SPD_DEBUG |
| 80 | #ifdef SPD_DEBUG |
| 81 | static void spd_debug(spd_eeprom_t *spd) |
| 82 | { |
| 83 | printf ("\nDIMM type: %-18.18s\n", spd->mpart); |
| 84 | printf ("SPD size: %d\n", spd->info_size); |
| 85 | printf ("EEPROM size: %d\n", 1 << spd->chip_size); |
| 86 | printf ("Memory type: %d\n", spd->mem_type); |
| 87 | printf ("Row addr: %d\n", spd->nrow_addr); |
| 88 | printf ("Column addr: %d\n", spd->ncol_addr); |
| 89 | printf ("# of rows: %d\n", spd->nrows); |
| 90 | printf ("Row density: %d\n", spd->row_dens); |
| 91 | printf ("# of banks: %d\n", spd->nbanks); |
| 92 | printf ("Data width: %d\n", |
| 93 | 256 * spd->dataw_msb + spd->dataw_lsb); |
| 94 | printf ("Chip width: %d\n", spd->primw); |
| 95 | printf ("Refresh rate: %02X\n", spd->refresh); |
| 96 | printf ("CAS latencies: %02X\n", spd->cas_lat); |
| 97 | printf ("Write latencies: %02X\n", spd->write_lat); |
| 98 | printf ("tRP: %d\n", spd->trp); |
| 99 | printf ("tRCD: %d\n", spd->trcd); |
| 100 | printf ("\n"); |
| 101 | } |
| 102 | #endif /* SPD_DEBUG */ |
| 103 | |
| 104 | long int spd_sdram() |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 105 | { |
| 106 | volatile immap_t *immap = (immap_t *)CFG_IMMRBAR; |
| 107 | volatile ddr8349_t *ddr = &immap->ddr; |
| 108 | volatile law8349_t *ecm = &immap->sysconf.ddrlaw[0]; |
| 109 | spd_eeprom_t spd; |
| 110 | unsigned tmp, tmp1; |
| 111 | unsigned int memsize; |
| 112 | unsigned int law_size; |
| 113 | unsigned char caslat; |
| 114 | unsigned int trfc, trfc_clk, trfc_low; |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 115 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 116 | CFG_READ_SPD(SPD_EEPROM_ADDRESS, 0, 1, (uchar *) & spd, sizeof (spd)); |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 117 | #ifdef SPD_DEBUG |
| 118 | spd_debug(&spd); |
| 119 | #endif |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 120 | if (spd.nrows > 2) { |
| 121 | puts("DDR:Only two chip selects are supported on ADS.\n"); |
| 122 | return 0; |
| 123 | } |
| 124 | |
| 125 | if (spd.nrow_addr < 12 |
| 126 | || spd.nrow_addr > 14 |
| 127 | || spd.ncol_addr < 8 |
| 128 | || spd.ncol_addr > 11) { |
| 129 | puts("DDR:Row or Col number unsupported.\n"); |
| 130 | return 0; |
| 131 | } |
| 132 | |
| 133 | ddr->csbnds[2].csbnds = (banksize(spd.row_dens) >> 24) - 1; |
| 134 | ddr->cs_config[2] = ( 1 << 31 |
| 135 | | (spd.nrow_addr - 12) << 8 |
| 136 | | (spd.ncol_addr - 8) ); |
| 137 | debug("\n"); |
| 138 | debug("cs2_bnds = 0x%08x\n",ddr->csbnds[2].csbnds); |
| 139 | debug("cs2_config = 0x%08x\n",ddr->cs_config[2]); |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 140 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 141 | if (spd.nrows == 2) { |
| 142 | ddr->csbnds[3].csbnds = ( (banksize(spd.row_dens) >> 8) |
| 143 | | ((banksize(spd.row_dens) >> 23) - 1) ); |
| 144 | ddr->cs_config[3] = ( 1<<31 |
| 145 | | (spd.nrow_addr-12) << 8 |
| 146 | | (spd.ncol_addr-8) ); |
| 147 | debug("cs3_bnds = 0x%08x\n",ddr->csbnds[3].csbnds); |
| 148 | debug("cs3_config = 0x%08x\n",ddr->cs_config[3]); |
| 149 | } |
| 150 | |
| 151 | if (spd.mem_type != 0x07) { |
| 152 | puts("No DDR module found!\n"); |
| 153 | return 0; |
| 154 | } |
| 155 | |
| 156 | /* |
| 157 | * Figure out memory size in Megabytes. |
| 158 | */ |
| 159 | memsize = spd.nrows * banksize(spd.row_dens) / 0x100000; |
| 160 | |
| 161 | /* |
| 162 | * First supported LAW size is 16M, at LAWAR_SIZE_16M == 23. |
| 163 | */ |
| 164 | law_size = 19 + __ilog2(memsize); |
| 165 | |
| 166 | /* |
| 167 | * Set up LAWBAR for all of DDR. |
| 168 | */ |
| 169 | ecm->bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff); |
| 170 | ecm->ar = (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & law_size)); |
| 171 | debug("DDR:bar=0x%08x\n", ecm->bar); |
| 172 | debug("DDR:ar=0x%08x\n", ecm->ar); |
| 173 | |
| 174 | /* |
| 175 | * find the largest CAS |
| 176 | */ |
| 177 | if(spd.cas_lat & 0x40) { |
| 178 | caslat = 7; |
| 179 | } else if (spd.cas_lat & 0x20) { |
| 180 | caslat = 6; |
| 181 | } else if (spd.cas_lat & 0x10) { |
| 182 | caslat = 5; |
| 183 | } else if (spd.cas_lat & 0x08) { |
| 184 | caslat = 4; |
| 185 | } else if (spd.cas_lat & 0x04) { |
| 186 | caslat = 3; |
| 187 | } else if (spd.cas_lat & 0x02) { |
| 188 | caslat = 2; |
| 189 | } else if (spd.cas_lat & 0x01) { |
| 190 | caslat = 1; |
| 191 | } else { |
| 192 | puts("DDR:no valid CAS Latency information.\n"); |
| 193 | return 0; |
| 194 | } |
| 195 | |
| 196 | tmp = 20000 / (((spd.clk_cycle & 0xF0) >> 4) * 10 |
| 197 | + (spd.clk_cycle & 0x0f)); |
| 198 | debug("DDR:Module maximum data rate is: %dMhz\n", tmp); |
| 199 | |
| 200 | tmp1 = get_bus_freq(0) / 1000000; |
| 201 | if (tmp1 < 230 && tmp1 >= 90 && tmp >= 230) { |
| 202 | /* 90~230 range, treated as DDR 200 */ |
| 203 | if (spd.clk_cycle3 == 0xa0) |
| 204 | caslat -= 2; |
| 205 | else if(spd.clk_cycle2 == 0xa0) |
| 206 | caslat--; |
| 207 | } else if (tmp1 < 280 && tmp1 >= 230 && tmp >= 280) { |
| 208 | /* 230-280 range, treated as DDR 266 */ |
| 209 | if (spd.clk_cycle3 == 0x75) |
| 210 | caslat -= 2; |
| 211 | else if (spd.clk_cycle2 == 0x75) |
| 212 | caslat--; |
| 213 | } else if (tmp1 < 350 && tmp1 >= 280 && tmp >= 350) { |
| 214 | /* 280~350 range, treated as DDR 333 */ |
| 215 | if (spd.clk_cycle3 == 0x60) |
| 216 | caslat -= 2; |
| 217 | else if (spd.clk_cycle2 == 0x60) |
| 218 | caslat--; |
| 219 | } else if (tmp1 < 90 || tmp1 >= 350) { |
| 220 | /* DDR rate out-of-range */ |
| 221 | puts("DDR:platform frequency is not fit for DDR rate\n"); |
| 222 | return 0; |
| 223 | } |
| 224 | |
| 225 | /* |
| 226 | * note: caslat must also be programmed into ddr->sdram_mode |
| 227 | * register. |
| 228 | * |
| 229 | * note: WRREC(Twr) and WRTORD(Twtr) are not in SPD, |
| 230 | * use conservative value here. |
| 231 | */ |
| 232 | trfc = spd.trfc * 1000; /* up to ps */ |
| 233 | trfc_clk = picos_to_clk(trfc); |
| 234 | trfc_low = (trfc_clk - 8) & 0xf; |
| 235 | |
| 236 | ddr->timing_cfg_1 = |
| 237 | (((picos_to_clk(spd.trp * 250) & 0x07) << 28 ) | |
| 238 | ((picos_to_clk(spd.tras * 1000) & 0x0f ) << 24 ) | |
| 239 | ((picos_to_clk(spd.trcd * 250) & 0x07) << 20 ) | |
| 240 | ((caslat & 0x07) << 16 ) | |
| 241 | (trfc_low << 12 ) | |
| 242 | ( 0x300 ) | |
| 243 | ((picos_to_clk(spd.trrd * 250) & 0x07) << 4) | 1); |
| 244 | |
| 245 | ddr->timing_cfg_2 = 0x00000800; |
| 246 | |
| 247 | debug("DDR:timing_cfg_1=0x%08x\n", ddr->timing_cfg_1); |
| 248 | debug("DDR:timing_cfg_2=0x%08x\n", ddr->timing_cfg_2); |
| 249 | |
| 250 | /* |
| 251 | * Only DDR I is supported |
| 252 | * DDR I and II have different mode-register-set definition |
| 253 | */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 254 | switch(caslat) { |
| 255 | case 2: |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 256 | tmp = 0x50; /* 1.5 */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 257 | break; |
| 258 | case 3: |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 259 | tmp = 0x20; /* 2.0 */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 260 | break; |
| 261 | case 4: |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 262 | tmp = 0x60; /* 2.5 */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 263 | break; |
| 264 | case 5: |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 265 | tmp = 0x30; /* 3.0 */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 266 | break; |
| 267 | default: |
| 268 | puts("DDR:only CAS Latency 1.5, 2.0, 2.5, 3.0 is supported.\n"); |
| 269 | return 0; |
| 270 | } |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 271 | #if defined (CONFIG_DDR_32BIT) |
| 272 | /* set burst length to 8 for 32-bit data path */ |
| 273 | tmp |= 0x03; |
| 274 | #else |
| 275 | /* set burst length to 4 - default for 64-bit data path */ |
| 276 | tmp |= 0x02; |
| 277 | #endif |
| 278 | ddr->sdram_mode = tmp; |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 279 | debug("DDR:sdram_mode=0x%08x\n", ddr->sdram_mode); |
| 280 | |
| 281 | switch(spd.refresh) { |
| 282 | case 0x00: |
| 283 | case 0x80: |
| 284 | tmp = picos_to_clk(15625000); |
| 285 | break; |
| 286 | case 0x01: |
| 287 | case 0x81: |
| 288 | tmp = picos_to_clk(3900000); |
| 289 | break; |
| 290 | case 0x02: |
| 291 | case 0x82: |
| 292 | tmp = picos_to_clk(7800000); |
| 293 | break; |
| 294 | case 0x03: |
| 295 | case 0x83: |
| 296 | tmp = picos_to_clk(31300000); |
| 297 | break; |
| 298 | case 0x04: |
| 299 | case 0x84: |
| 300 | tmp = picos_to_clk(62500000); |
| 301 | break; |
| 302 | case 0x05: |
| 303 | case 0x85: |
| 304 | tmp = picos_to_clk(125000000); |
| 305 | break; |
| 306 | default: |
| 307 | tmp = 0x512; |
| 308 | break; |
| 309 | } |
| 310 | |
| 311 | /* |
| 312 | * Set BSTOPRE to 0x100 for page mode |
| 313 | * If auto-charge is used, set BSTOPRE = 0 |
| 314 | */ |
| 315 | ddr->sdram_interval = ((tmp & 0x3fff) << 16) | 0x100; |
| 316 | debug("DDR:sdram_interval=0x%08x\n", ddr->sdram_interval); |
| 317 | |
| 318 | /* |
| 319 | * Is this an ECC DDR chip? |
| 320 | */ |
| 321 | #if defined(CONFIG_DDR_ECC) |
| 322 | if (spd.config == 0x02) { |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 323 | /* disable error detection */ |
| 324 | ddr->err_disable = ~ECC_ERROR_ENABLE; |
| 325 | |
| 326 | /* set single bit error threshold to maximum value, |
| 327 | * reset counter to zero */ |
| 328 | ddr->err_sbe = (255 << ECC_ERROR_MAN_SBET_SHIFT) | |
| 329 | (0 << ECC_ERROR_MAN_SBEC_SHIFT); |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 330 | } |
| 331 | debug("DDR:err_disable=0x%08x\n", ddr->err_disable); |
| 332 | debug("DDR:err_sbe=0x%08x\n", ddr->err_sbe); |
| 333 | #endif |
| 334 | asm("sync;isync"); |
| 335 | |
| 336 | udelay(500); |
| 337 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 338 | /* |
| 339 | * SS_EN=1, |
| 340 | * CLK_ADJST = 2-MCK/MCK_B, is lauched 1/2 of one SDRAM |
| 341 | * clock cycle after address/command |
| 342 | */ |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 343 | /*ddr->sdram_clk_cntl = 0x82000000;*/ |
| 344 | ddr->sdram_clk_cntl = (DDR_SDRAM_CLK_CNTL_SS_EN|DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05); |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 345 | |
| 346 | /* |
| 347 | * Figure out the settings for the sdram_cfg register. Build up |
| 348 | * the entire register in 'tmp' before writing since the write into |
| 349 | * the register will actually enable the memory controller, and all |
| 350 | * settings must be done before enabling. |
| 351 | * |
| 352 | * sdram_cfg[0] = 1 (ddr sdram logic enable) |
| 353 | * sdram_cfg[1] = 1 (self-refresh-enable) |
| 354 | * sdram_cfg[6:7] = 2 (SDRAM type = DDR SDRAM) |
| 355 | */ |
| 356 | tmp = 0xc2000000; |
| 357 | |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 358 | #if defined (CONFIG_DDR_32BIT) |
| 359 | /* in 32-Bit mode burst len is 8 beats */ |
| 360 | tmp |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE); |
| 361 | #endif |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 362 | /* |
| 363 | * sdram_cfg[3] = RD_EN - registered DIMM enable |
| 364 | * A value of 0x26 indicates micron registered DIMMS (micron.com) |
| 365 | */ |
| 366 | if (spd.mod_attr == 0x26) { |
| 367 | tmp |= 0x10000000; |
| 368 | } |
| 369 | |
| 370 | #if defined(CONFIG_DDR_ECC) |
| 371 | /* |
| 372 | * If the user wanted ECC (enabled via sdram_cfg[2]) |
| 373 | */ |
| 374 | if (spd.config == 0x02) { |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 375 | tmp |= SDRAM_CFG_ECC_EN; |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 376 | } |
| 377 | #endif |
| 378 | |
| 379 | #if defined(CONFIG_DDR_2T_TIMING) |
| 380 | /* |
| 381 | * Enable 2T timing by setting sdram_cfg[16]. |
| 382 | */ |
| 383 | tmp |= SDRAM_CFG_2T_EN; |
| 384 | #endif |
| 385 | |
| 386 | ddr->sdram_cfg = tmp; |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 387 | asm("sync;isync"); |
| 388 | udelay(500); |
| 389 | |
| 390 | debug("DDR:sdram_cfg=0x%08x\n", ddr->sdram_cfg); |
Rafal Jaworowski | dc9e499 | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 391 | return memsize; /*in MBytes*/ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 392 | } |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 393 | #endif /* CONFIG_SPD_EEPROM */ |
| 394 | |
| 395 | |
| 396 | #if defined(CONFIG_DDR_ECC) |
| 397 | /* |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 398 | * Use timebase counter, get_timer() is not availabe |
| 399 | * at this point of initialization yet. |
| 400 | */ |
| 401 | static __inline__ unsigned long get_tbms (void) |
| 402 | { |
| 403 | unsigned long tbl; |
| 404 | unsigned long tbu1, tbu2; |
| 405 | unsigned long ms; |
| 406 | unsigned long long tmp; |
| 407 | |
| 408 | ulong tbclk = get_tbclk(); |
| 409 | |
| 410 | /* get the timebase ticks */ |
| 411 | do { |
| 412 | asm volatile ("mftbu %0":"=r" (tbu1):); |
| 413 | asm volatile ("mftb %0":"=r" (tbl):); |
| 414 | asm volatile ("mftbu %0":"=r" (tbu2):); |
| 415 | } while (tbu1 != tbu2); |
| 416 | |
| 417 | /* convert ticks to ms */ |
| 418 | tmp = (unsigned long long)(tbu1); |
| 419 | tmp = (tmp << 32); |
| 420 | tmp += (unsigned long long)(tbl); |
| 421 | ms = tmp/(tbclk/1000); |
| 422 | |
| 423 | return ms; |
| 424 | } |
| 425 | |
| 426 | /* |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 427 | * Initialize all of memory for ECC, then enable errors. |
| 428 | */ |
Wolfgang Denk | cf48eb9 | 2006-04-16 10:51:58 +0200 | [diff] [blame^] | 429 | /* #define CONFIG_DDR_ECC_INIT_VIA_DMA */ |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 430 | void ddr_enable_ecc(unsigned int dram_size) |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 431 | { |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 432 | uint *p; |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 433 | volatile immap_t *immap = (immap_t *)CFG_IMMRBAR; |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 434 | volatile ddr8349_t *ddr = &immap->ddr; |
| 435 | unsigned long t_start, t_end; |
| 436 | #if defined(CONFIG_DDR_ECC_INIT_VIA_DMA) |
| 437 | uint i; |
| 438 | #endif |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 439 | |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 440 | debug("Initialize a Cachline in DRAM\n"); |
| 441 | icache_enable(); |
| 442 | |
| 443 | #if defined(CONFIG_DDR_ECC_INIT_VIA_DMA) |
| 444 | /* Initialise DMA for direct Transfers */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 445 | dma_init(); |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 446 | #endif |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 447 | |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 448 | t_start = get_tbms(); |
| 449 | |
| 450 | #if !defined(CONFIG_DDR_ECC_INIT_VIA_DMA) |
| 451 | debug("DDR init: Cache flush method\n"); |
| 452 | for (p = 0; p < (uint *)(dram_size); p++) { |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 453 | if (((unsigned int)p & 0x1f) == 0) { |
| 454 | ppcDcbz((unsigned long) p); |
| 455 | } |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 456 | |
| 457 | /* write pattern to cache and flush */ |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 458 | *p = (unsigned int)0xdeadbeef; |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 459 | |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 460 | if (((unsigned int)p & 0x1c) == 0x1c) { |
| 461 | ppcDcbf((unsigned long) p); |
| 462 | } |
| 463 | } |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 464 | #else |
| 465 | printf("DDR init: DMA method\n"); |
| 466 | for (p = 0; p < (uint *)(8 * 1024); p++) { |
| 467 | /* zero one data cache line */ |
| 468 | if (((unsigned int)p & 0x1f) == 0) { |
| 469 | ppcDcbz((unsigned long)p); |
| 470 | } |
| 471 | |
| 472 | /* write pattern to it and flush */ |
| 473 | *p = (unsigned int)0xdeadbeef; |
| 474 | |
| 475 | if (((unsigned int)p & 0x1c) == 0x1c) { |
| 476 | ppcDcbf((unsigned long)p); |
| 477 | } |
| 478 | } |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 479 | |
| 480 | /* 8K */ |
| 481 | dma_xfer((uint *)0x2000, 0x2000, (uint *)0); |
| 482 | /* 16K */ |
| 483 | dma_xfer((uint *)0x4000, 0x4000, (uint *)0); |
| 484 | /* 32K */ |
| 485 | dma_xfer((uint *)0x8000, 0x8000, (uint *)0); |
| 486 | /* 64K */ |
| 487 | dma_xfer((uint *)0x10000, 0x10000, (uint *)0); |
| 488 | /* 128k */ |
| 489 | dma_xfer((uint *)0x20000, 0x20000, (uint *)0); |
| 490 | /* 256k */ |
| 491 | dma_xfer((uint *)0x40000, 0x40000, (uint *)0); |
| 492 | /* 512k */ |
| 493 | dma_xfer((uint *)0x80000, 0x80000, (uint *)0); |
| 494 | /* 1M */ |
| 495 | dma_xfer((uint *)0x100000, 0x100000, (uint *)0); |
| 496 | /* 2M */ |
| 497 | dma_xfer((uint *)0x200000, 0x200000, (uint *)0); |
| 498 | /* 4M */ |
| 499 | dma_xfer((uint *)0x400000, 0x400000, (uint *)0); |
| 500 | |
| 501 | for (i = 1; i < dram_size / 0x800000; i++) { |
| 502 | dma_xfer((uint *)(0x800000*i), 0x800000, (uint *)0); |
| 503 | } |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 504 | #endif |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 505 | |
Marian Balakowicz | 4c8d1ec | 2006-03-14 16:23:35 +0100 | [diff] [blame] | 506 | t_end = get_tbms(); |
| 507 | icache_disable(); |
| 508 | |
| 509 | debug("\nREADY!!\n"); |
| 510 | debug("ddr init duration: %ld ms\n", t_end - t_start); |
| 511 | |
| 512 | /* Clear All ECC Errors */ |
| 513 | if ((ddr->err_detect & ECC_ERROR_DETECT_MME) == ECC_ERROR_DETECT_MME) |
| 514 | ddr->err_detect |= ECC_ERROR_DETECT_MME; |
| 515 | if ((ddr->err_detect & ECC_ERROR_DETECT_MBE) == ECC_ERROR_DETECT_MBE) |
| 516 | ddr->err_detect |= ECC_ERROR_DETECT_MBE; |
| 517 | if ((ddr->err_detect & ECC_ERROR_DETECT_SBE) == ECC_ERROR_DETECT_SBE) |
| 518 | ddr->err_detect |= ECC_ERROR_DETECT_SBE; |
| 519 | if ((ddr->err_detect & ECC_ERROR_DETECT_MSE) == ECC_ERROR_DETECT_MSE) |
| 520 | ddr->err_detect |= ECC_ERROR_DETECT_MSE; |
| 521 | |
| 522 | /* Disable ECC-Interrupts */ |
| 523 | ddr->err_int_en &= ECC_ERR_INT_DISABLE; |
| 524 | |
| 525 | /* Enable errors for ECC */ |
| 526 | ddr->err_disable &= ECC_ERROR_ENABLE; |
| 527 | |
| 528 | __asm__ __volatile__ ("sync"); |
| 529 | __asm__ __volatile__ ("isync"); |
| 530 | } |
Eran Liberty | f046ccd | 2005-07-28 10:08:46 -0500 | [diff] [blame] | 531 | #endif /* CONFIG_DDR_ECC */ |