Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 2 | /* |
Enric Balletbò i Serra | dc7a9e6 | 2012-03-05 11:32:16 +0000 | [diff] [blame] | 3 | * Common configuration settings for IGEP technology based boards |
| 4 | * |
| 5 | * (C) Copyright 2012 |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 6 | * ISEE 2007 SL, <www.iseebcn.com> |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 7 | */ |
| 8 | |
Enric Balletbò i Serra | dc7a9e6 | 2012-03-05 11:32:16 +0000 | [diff] [blame] | 9 | #ifndef __IGEP00X0_H |
| 10 | #define __IGEP00X0_H |
| 11 | |
Enric Balletbò i Serra | e37e954 | 2013-12-06 21:30:24 +0100 | [diff] [blame] | 12 | #include <configs/ti_omap3_common.h> |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 13 | |
Tom Rini | fa2f81b | 2016-08-26 13:30:43 -0400 | [diff] [blame] | 14 | /* |
| 15 | * We are only ever GP parts and will utilize all of the "downloaded image" |
| 16 | * area in SRAM which starts at 0x40200000 and ends at 0x4020FFFF (64KB). |
| 17 | */ |
Enric Balletbo i Serra | e7fbcbc | 2016-05-03 08:59:24 +0200 | [diff] [blame] | 18 | |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 19 | #define CONFIG_REVISION_TAG 1 |
| 20 | |
Pau Pajuelo | 195dc23 | 2017-08-17 03:09:14 +0200 | [diff] [blame] | 21 | /* TPS65950 */ |
| 22 | #define PBIASLITEVMODE1 (1 << 8) |
| 23 | |
| 24 | /* LED */ |
| 25 | #define IGEP0020_GPIO_LED 27 |
| 26 | #define IGEP0030_GPIO_LED 16 |
| 27 | |
| 28 | /* Board and revision detection GPIOs */ |
| 29 | #define IGEP0030_USB_TRANSCEIVER_RESET 54 |
| 30 | #define GPIO_IGEP00X0_BOARD_DETECTION 28 |
| 31 | #define GPIO_IGEP00X0_REVISION_DETECTION 129 |
Javier Martinez Canillas | 9d4f542 | 2012-12-27 03:36:01 +0000 | [diff] [blame] | 32 | |
Enric Balletbò i Serra | 4037224 | 2015-09-07 08:28:09 +0200 | [diff] [blame] | 33 | #ifndef CONFIG_SPL_BUILD |
Enric Balletbo i Serra | 304a46c | 2011-04-19 09:16:36 -0400 | [diff] [blame] | 34 | |
Enric Balletbò i Serra | 4037224 | 2015-09-07 08:28:09 +0200 | [diff] [blame] | 35 | /* Environment */ |
| 36 | #define ENV_DEVICE_SETTINGS \ |
| 37 | "stdin=serial\0" \ |
| 38 | "stdout=serial\0" \ |
| 39 | "stderr=serial\0" |
| 40 | |
| 41 | #define MEM_LAYOUT_SETTINGS \ |
| 42 | DEFAULT_LINUX_BOOT_ENV \ |
| 43 | "scriptaddr=0x87E00000\0" \ |
| 44 | "pxefile_addr_r=0x87F00000\0" |
| 45 | |
| 46 | #define BOOT_TARGET_DEVICES(func) \ |
| 47 | func(MMC, mmc, 0) |
| 48 | |
| 49 | #include <config_distro_bootcmd.h> |
| 50 | |
Pau Pajuelo | 195dc23 | 2017-08-17 03:09:14 +0200 | [diff] [blame] | 51 | #define ENV_FINDFDT \ |
| 52 | "findfdt="\ |
| 53 | "if test ${board_name} = igep0020; then " \ |
| 54 | "if test ${board_rev} = F; then " \ |
| 55 | "setenv fdtfile omap3-igep0020-rev-f.dtb; " \ |
| 56 | "else " \ |
| 57 | "setenv fdtfile omap3-igep0020.dtb; fi; fi; " \ |
| 58 | "if test ${board_name} = igep0030; then " \ |
| 59 | "if test ${board_rev} = G; then " \ |
| 60 | "setenv fdtfile omap3-igep0030-rev-g.dtb; " \ |
| 61 | "else " \ |
| 62 | "setenv fdtfile omap3-igep0030.dtb; fi; fi; " \ |
| 63 | "if test ${fdtfile} = ''; then " \ |
| 64 | "echo WARNING: Could not determine device tree to use; fi; \0" |
| 65 | |
Enric Balletbò i Serra | 4037224 | 2015-09-07 08:28:09 +0200 | [diff] [blame] | 66 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Pau Pajuelo | 195dc23 | 2017-08-17 03:09:14 +0200 | [diff] [blame] | 67 | ENV_FINDFDT \ |
Enric Balletbò i Serra | 4037224 | 2015-09-07 08:28:09 +0200 | [diff] [blame] | 68 | ENV_DEVICE_SETTINGS \ |
| 69 | MEM_LAYOUT_SETTINGS \ |
| 70 | BOOTENV |
| 71 | |
| 72 | #endif |
Enric Balletbo i Serra | 8a3f6bb | 2010-10-14 16:54:59 -0400 | [diff] [blame] | 73 | |
Ladislav Michl | 4b9dc7c | 2016-07-12 20:28:32 +0200 | [diff] [blame] | 74 | /* OneNAND config */ |
Ladislav Michl | 4b9dc7c | 2016-07-12 20:28:32 +0200 | [diff] [blame] | 75 | #define CONFIG_USE_ONENAND_BOARD_INIT |
| 76 | #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP |
| 77 | #define CONFIG_SYS_ONENAND_BLOCK_SIZE (128*1024) |
Javier Martinez Canillas | d271a61 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 78 | |
Ladislav Michl | 4b9dc7c | 2016-07-12 20:28:32 +0200 | [diff] [blame] | 79 | /* NAND config */ |
Javier Martinez Canillas | d271a61 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 80 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 81 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 82 | #define CONFIG_SYS_NAND_PAGE_SIZE 2048 |
| 83 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 84 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) |
Ladislav Michl | 81fd858 | 2015-10-12 18:09:14 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS |
| 86 | #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ |
| 87 | 10, 11, 12, 13, 14, 15, 16, 17, \ |
| 88 | 18, 19, 20, 21, 22, 23, 24, 25, \ |
| 89 | 26, 27, 28, 29, 30, 31, 32, 33, \ |
| 90 | 34, 35, 36, 37, 38, 39, 40, 41, \ |
| 91 | 42, 43, 44, 45, 46, 47, 48, 49, \ |
| 92 | 50, 51, 52, 53, 54, 55, 56, 57, } |
Javier Martinez Canillas | d271a61 | 2012-07-28 01:19:34 +0000 | [diff] [blame] | 93 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
Ladislav Michl | 81fd858 | 2015-10-12 18:09:14 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_NAND_ECCBYTES 14 |
| 95 | #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW |
Ladislav Michl | 81fd858 | 2015-10-12 18:09:14 +0200 | [diff] [blame] | 96 | |
Enric Balletbò i Serra | dc7a9e6 | 2012-03-05 11:32:16 +0000 | [diff] [blame] | 97 | #endif /* __IGEP00X0_H */ |