blob: b3b2de942f34f87f6522b1f3b7deca12230e3275 [file] [log] [blame]
Stefan Roesedd580802014-10-22 12:13:18 +02001/*
2 * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_DB_MV7846MP_GP_H
8#define _CONFIG_DB_MV7846MP_GP_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
13#define CONFIG_ARMADA_XP /* SOC Family Name */
Stefan Roese25541672015-01-19 11:33:46 +010014#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
15
Stefan Roese42cc0342015-08-25 14:09:12 +020016#ifdef CONFIG_SPL_BUILD
Stefan Roesedd580802014-10-22 12:13:18 +020017#define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
Stefan Roese42cc0342015-08-25 14:09:12 +020018#endif
Stefan Roesedd580802014-10-22 12:13:18 +020019#define CONFIG_DISPLAY_BOARDINFO_LATE
20
Stefan Roese2923c2d2015-08-06 14:27:36 +020021/*
22 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
23 * for DDR ECC byte filling in the SPL before loading the main
24 * U-Boot into it.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x00800000
Stefan Roesedd580802014-10-22 12:13:18 +020027#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
28
29/*
30 * Commands configuration
31 */
32#define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
Stefan Roesedd580802014-10-22 12:13:18 +020033#define CONFIG_CMD_DHCP
34#define CONFIG_CMD_ENV
35#define CONFIG_CMD_I2C
Anton Schuberte863f7f2015-07-15 14:50:05 +020036#define CONFIG_CMD_IDE
Stefan Roesed6b63032015-07-23 10:26:18 +020037#define CONFIG_CMD_NAND
Stefan Roese41e705a2015-08-11 09:36:15 +020038#define CONFIG_CMD_PCI
Stefan Roesedd580802014-10-22 12:13:18 +020039#define CONFIG_CMD_PING
40#define CONFIG_CMD_SF
41#define CONFIG_CMD_SPI
42#define CONFIG_CMD_TFTPPUT
43#define CONFIG_CMD_TIME
44
45/* I2C */
46#define CONFIG_SYS_I2C
47#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowskidd822422015-04-10 23:09:51 +020048#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roesedd580802014-10-22 12:13:18 +020049#define CONFIG_SYS_I2C_SLAVE 0x0
50#define CONFIG_SYS_I2C_SPEED 100000
51
Stefan Roese49114c82015-07-22 18:05:43 +020052/* USB/EHCI configuration */
Stefan Roese49114c82015-07-22 18:05:43 +020053#define CONFIG_EHCI_IS_TDI
Anton Schubert8a333712015-07-23 15:02:09 +020054#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese49114c82015-07-22 18:05:43 +020055
Stefan Roesedd580802014-10-22 12:13:18 +020056/* SPI NOR flash default params, used by sf commands */
57#define CONFIG_SF_DEFAULT_SPEED 1000000
58#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
59#define CONFIG_SPI_FLASH_STMICRO
60
61/* Environment in SPI NOR flash */
62#define CONFIG_ENV_IS_IN_SPI_FLASH
63#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
64#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
65#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
66
67#define CONFIG_PHY_MARVELL /* there is a marvell phy */
Stefan Roesecae90082015-04-25 06:29:52 +020068#define CONFIG_PHY_ADDR { 0x10, 0x11, 0x12, 0x13 }
Stefan Roesedd580802014-10-22 12:13:18 +020069#define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_QSGMII
70#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
71#define CONFIG_RESET_PHY_R
72
73#define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */
74#define CONFIG_SYS_ALT_MEMTEST
75
Anton Schuberte863f7f2015-07-15 14:50:05 +020076/* SATA support */
77#ifdef CONFIG_CMD_IDE
78#define __io
79#define CONFIG_IDE_PREINIT
80#define CONFIG_MVSATA_IDE
81
82/* Needs byte-swapping for ATA data register */
83#define CONFIG_IDE_SWAP_IO
84
85#define CONFIG_SYS_ATA_REG_OFFSET 0x0100 /* Offset for register access */
86#define CONFIG_SYS_ATA_DATA_OFFSET 0x0100 /* Offset for data I/O */
87#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
88
89/* Each 8-bit ATA register is aligned to a 4-bytes address */
90#define CONFIG_SYS_ATA_STRIDE 4
91
92/* CONFIG_CMD_IDE requires some #defines for ATA registers */
93#define CONFIG_SYS_IDE_MAXBUS 2
94#define CONFIG_SYS_IDE_MAXDEVICE CONFIG_SYS_IDE_MAXBUS
95
96/* ATA registers base is at SATA controller base */
97#define CONFIG_SYS_ATA_BASE_ADDR MVEBU_AXP_SATA_BASE
98#define CONFIG_SYS_ATA_IDE0_OFFSET 0x2000
99#define CONFIG_SYS_ATA_IDE1_OFFSET 0x4000
100
101#define CONFIG_DOS_PARTITION
102#endif /* CONFIG_CMD_IDE */
103
Stefan Roese41e705a2015-08-11 09:36:15 +0200104/* PCIe support */
105#define CONFIG_PCI
106#define CONFIG_PCI_MVEBU
107#define CONFIG_PCI_PNP
108#define CONFIG_PCI_SCAN_SHOW
109#define CONFIG_E1000 /* enable Intel E1000 support for testing */
110
Stefan Roesed6b63032015-07-23 10:26:18 +0200111/* NAND */
112#define CONFIG_SYS_NAND_USE_FLASH_BBT
113#define CONFIG_SYS_NAND_ONFI_DETECTION
114
Stefan Roesedd580802014-10-22 12:13:18 +0200115/*
116 * mv-common.h should be defined after CMD configs since it used them
117 * to enable certain macros
118 */
119#include "mv-common.h"
120
Stefan Roese25541672015-01-19 11:33:46 +0100121/*
122 * Memory layout while starting into the bin_hdr via the
123 * BootROM:
124 *
125 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
126 * 0x4000.4030 bin_hdr start address
127 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
128 * 0x4007.fffc BootROM stack top
129 *
130 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
131 * L2 cache thus cannot be used.
132 */
133
134/* SPL */
135/* Defines for SPL */
136#define CONFIG_SPL_FRAMEWORK
137#define CONFIG_SPL_TEXT_BASE 0x40004030
138#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
139
140#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
141#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
142
143#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
144 CONFIG_SPL_BSS_MAX_SIZE)
145#define CONFIG_SYS_SPL_MALLOC_SIZE (16 << 10)
146
147#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
148#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
149
150#define CONFIG_SPL_LIBCOMMON_SUPPORT
151#define CONFIG_SPL_LIBGENERIC_SUPPORT
152#define CONFIG_SPL_SERIAL_SUPPORT
153#define CONFIG_SPL_I2C_SUPPORT
Stefan Roese25541672015-01-19 11:33:46 +0100154
155/* SPL related SPI defines */
156#define CONFIG_SPL_SPI_SUPPORT
157#define CONFIG_SPL_SPI_FLASH_SUPPORT
158#define CONFIG_SPL_SPI_LOAD
159#define CONFIG_SPL_SPI_BUS 0
160#define CONFIG_SPL_SPI_CS 0
161#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
Stefan Roese2bd87112015-08-03 12:13:09 +0200162#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
Stefan Roese25541672015-01-19 11:33:46 +0100163
164/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roeseff9112d2015-03-25 12:51:18 +0100165#define CONFIG_SYS_MVEBU_DDR_AXP
Stefan Roese25541672015-01-19 11:33:46 +0100166#define CONFIG_SPD_EEPROM 0x4e
167
Stefan Roesedd580802014-10-22 12:13:18 +0200168#endif /* _CONFIG_DB_MV7846MP_GP_H */