blob: 95f8cb4deface2b285b3a2b5cd4fddd10c6df06c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peng Fanfa85b022017-08-17 17:48:50 +08002/*
3 * Copyright (C) 2015-2016 Freescale Semiconductor, Inc.
4 * Copyright 2017 NXP
Peng Fanfa85b022017-08-17 17:48:50 +08005 */
6
Peng Fan7de47032015-10-23 10:13:04 +08007#include <asm/io.h>
8#include <asm/psci.h>
Chen-Yu Tsaiafc1f652016-06-19 12:38:41 +08009#include <asm/secure.h>
Peng Fan7de47032015-10-23 10:13:04 +080010#include <asm/arch/imx-regs.h>
11#include <common.h>
Anson Huang169c20e2018-01-07 14:34:31 +080012#include <fsl_wdog.h>
Peng Fan7de47032015-10-23 10:13:04 +080013
14#define GPC_CPU_PGC_SW_PDN_REQ 0xfc
15#define GPC_CPU_PGC_SW_PUP_REQ 0xf0
16#define GPC_PGC_C1 0x840
17
18#define BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7 0x2
19
20/* below is for i.MX7D */
21#define SRC_GPR1_MX7D 0x074
22#define SRC_A7RCR0 0x004
23#define SRC_A7RCR1 0x008
24
25#define BP_SRC_A7RCR0_A7_CORE_RESET0 0
26#define BP_SRC_A7RCR1_A7_CORE1_ENABLE 1
27
Anson Huang4f0cd032018-01-07 14:34:32 +080028#define SNVS_LPCR 0x38
29#define BP_SNVS_LPCR_DP_EN 0x20
30#define BP_SNVS_LPCR_TOP 0x40
31
32#define CCM_CCGR_SNVS 0x4250
33
Anson Huang169c20e2018-01-07 14:34:31 +080034#define CCM_ROOT_WDOG 0xbb80
35#define CCM_CCGR_WDOG1 0x49c0
36
Peng Fan7de47032015-10-23 10:13:04 +080037static inline void imx_gpcv2_set_m_core_pgc(bool enable, u32 offset)
38{
39 writel(enable, GPC_IPS_BASE_ADDR + offset);
40}
41
42__secure void imx_gpcv2_set_core1_power(bool pdn)
43{
44 u32 reg = pdn ? GPC_CPU_PGC_SW_PUP_REQ : GPC_CPU_PGC_SW_PDN_REQ;
45 u32 val;
46
47 imx_gpcv2_set_m_core_pgc(true, GPC_PGC_C1);
48
49 val = readl(GPC_IPS_BASE_ADDR + reg);
50 val |= BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7;
51 writel(val, GPC_IPS_BASE_ADDR + reg);
52
53 while ((readl(GPC_IPS_BASE_ADDR + reg) &
54 BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7) != 0)
55 ;
56
57 imx_gpcv2_set_m_core_pgc(false, GPC_PGC_C1);
58}
59
60__secure void imx_enable_cpu_ca7(int cpu, bool enable)
61{
62 u32 mask, val;
63
64 mask = 1 << (BP_SRC_A7RCR1_A7_CORE1_ENABLE + cpu - 1);
65 val = readl(SRC_BASE_ADDR + SRC_A7RCR1);
66 val = enable ? val | mask : val & ~mask;
67 writel(val, SRC_BASE_ADDR + SRC_A7RCR1);
68}
69
Stefan Agnercff38c52018-06-24 21:09:55 +020070__secure s32 psci_cpu_on(u32 __always_unused function_id, u32 mpidr, u32 ep,
71 u32 context_id)
Peng Fan7de47032015-10-23 10:13:04 +080072{
Stefan Agnercff38c52018-06-24 21:09:55 +020073 u32 cpu = (mpidr & 0x1);
74
75 psci_save(cpu, ep, context_id);
76
77 writel((u32)psci_cpu_entry, SRC_BASE_ADDR + cpu * 8 + SRC_GPR1_MX7D);
Peng Fan7de47032015-10-23 10:13:04 +080078 imx_gpcv2_set_core1_power(true);
79 imx_enable_cpu_ca7(cpu, true);
80 return 0;
81}
82
Stefan Agnercff38c52018-06-24 21:09:55 +020083__secure s32 psci_cpu_off(void)
Peng Fan7de47032015-10-23 10:13:04 +080084{
Stefan Agnercff38c52018-06-24 21:09:55 +020085 int cpu;
86
87 psci_cpu_off_common();
88 cpu = psci_get_cpu_id();
Peng Fan7de47032015-10-23 10:13:04 +080089 imx_enable_cpu_ca7(cpu, false);
90 imx_gpcv2_set_core1_power(false);
91 writel(0, SRC_BASE_ADDR + cpu * 8 + SRC_GPR1_MX7D + 4);
Stefan Agnercff38c52018-06-24 21:09:55 +020092
93 while (1)
94 wfi();
Peng Fan7de47032015-10-23 10:13:04 +080095}
Anson Huang169c20e2018-01-07 14:34:31 +080096
Stefan Agnercff38c52018-06-24 21:09:55 +020097__secure void psci_system_reset(void)
Anson Huang169c20e2018-01-07 14:34:31 +080098{
99 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
100
101 /* make sure WDOG1 clock is enabled */
102 writel(0x1 << 28, CCM_BASE_ADDR + CCM_ROOT_WDOG);
103 writel(0x3, CCM_BASE_ADDR + CCM_CCGR_WDOG1);
104 writew(WCR_WDE, &wdog->wcr);
Stefan Agnercff38c52018-06-24 21:09:55 +0200105
106 while (1)
107 wfi();
Anson Huang169c20e2018-01-07 14:34:31 +0800108}
Anson Huang4f0cd032018-01-07 14:34:32 +0800109
Stefan Agnercff38c52018-06-24 21:09:55 +0200110__secure void psci_system_off(void)
Anson Huang4f0cd032018-01-07 14:34:32 +0800111{
112 u32 val;
113
114 /* make sure SNVS clock is enabled */
115 writel(0x3, CCM_BASE_ADDR + CCM_CCGR_SNVS);
116
117 val = readl(SNVS_BASE_ADDR + SNVS_LPCR);
118 val |= BP_SNVS_LPCR_DP_EN | BP_SNVS_LPCR_TOP;
119 writel(val, SNVS_BASE_ADDR + SNVS_LPCR);
Stefan Agnercff38c52018-06-24 21:09:55 +0200120
121 while (1)
122 wfi();
Anson Huang4f0cd032018-01-07 14:34:32 +0800123}