blob: b6691feb681c652930e9d9dd8dd3e6a96fc0dc52 [file] [log] [blame]
Stelian Pop8e429b32008-05-08 18:52:23 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop8e429b32008-05-08 18:52:23 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop8e429b32008-05-08 18:52:23 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Xu, Hongcd46b0f2011-06-10 21:31:26 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020019
Xu, Hongcd46b0f2011-06-10 21:31:26 +000020/* ARM asynchronous clock */
21#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
22#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Xu, Hongcd46b0f2011-06-10 21:31:26 +000023
24#define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
25
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020026#define CONFIG_ARCH_CPU_INIT
Stelian Pop8e429b32008-05-08 18:52:23 +020027
28#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS 1
30#define CONFIG_INITRD_TAG 1
31
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020032#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +020033#define CONFIG_SKIP_LOWLEVEL_INIT
Xu, Hongcd46b0f2011-06-10 21:31:26 +000034#else
35#define CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020036#endif
Stelian Pop8e429b32008-05-08 18:52:23 +020037
38/*
39 * Hardware drivers
40 */
Xu, Hongcd46b0f2011-06-10 21:31:26 +000041#define CONFIG_ATMEL_LEGACY
Stelian Pop8e429b32008-05-08 18:52:23 +020042
Stelian Pop56a24792008-05-08 14:52:31 +020043/* LCD */
Stelian Pop56a24792008-05-08 14:52:31 +020044#define LCD_BPP LCD_COLOR8
45#define CONFIG_LCD_LOGO 1
46#undef LCD_TEST_PATTERN
47#define CONFIG_LCD_INFO 1
48#define CONFIG_LCD_INFO_BELOW_LOGO 1
Stelian Pop56a24792008-05-08 14:52:31 +020049#define CONFIG_ATMEL_LCD 1
50#define CONFIG_ATMEL_LCD_BGR555 1
Stelian Pop56a24792008-05-08 14:52:31 +020051
Stelian Pop8e429b32008-05-08 18:52:23 +020052/*
53 * BOOTP options
54 */
55#define CONFIG_BOOTP_BOOTFILESIZE 1
Stelian Pop8e429b32008-05-08 18:52:23 +020056
Stelian Pop8e429b32008-05-08 18:52:23 +020057/* SDRAM */
58#define CONFIG_NR_DRAM_BANKS 1
Xu, Hongcd46b0f2011-06-10 21:31:26 +000059#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
60#define CONFIG_SYS_SDRAM_SIZE 0x04000000
61
62#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang0b8908f2017-04-18 15:31:00 +080063 (ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Stelian Pop8e429b32008-05-08 18:52:23 +020064
Stelian Pop8e429b32008-05-08 18:52:23 +020065/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020066#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020068#define CONFIG_FLASH_CFI_DRIVER 1
69#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
71#define CONFIG_SYS_MAX_FLASH_SECT 256
72#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020073
74#define CONFIG_SYS_MONITOR_SEC 1:0-3
75#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
76#define CONFIG_SYS_MONITOR_LEN (256 << 10)
esw@bus-elektronik.de5e7d0912012-03-19 05:18:17 +000077#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020078#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
79
80/* Address and size of Primary Environment Sector */
esw@bus-elektronik.de5e7d0912012-03-19 05:18:17 +000081#define CONFIG_ENV_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020082
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020083#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut93ea89f2012-09-23 17:41:23 +020084 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020085 "update=" \
86 "protect off ${monitor_base} +${filesize};" \
87 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann88461f12012-06-28 02:32:32 +000088 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020089 "protect on ${monitor_base} +${filesize}\0"
90
91#ifndef CONFIG_SKIP_LOWLEVEL_INIT
92#define MASTER_PLL_MUL 171
93#define MASTER_PLL_DIV 14
Jens Scharsig1b34f002010-02-03 22:47:18 +010094#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020095
96/* clocks */
97#define CONFIG_SYS_MOR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010098 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
99#define CONFIG_SYS_PLLAR_VAL \
100 (AT91_PMC_PLLAR_29 | \
101 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
102 AT91_PMC_PLLXR_PLLCOUNT(63) | \
103 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
104 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200105
106/* PCK/2 = MCK Master Clock from PLLA */
107#define CONFIG_SYS_MCKR1_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100108 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
109 AT91_PMC_MCKR_MDIV_2)
110
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200111/* PCK/2 = MCK Master Clock from PLLA */
112#define CONFIG_SYS_MCKR2_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100113 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
114 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200115
116/* define PDC[31:16] as DATA[31:16] */
117#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
118/* no pull-up for D[31:16] */
119#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
120/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jens Scharsig1b34f002010-02-03 22:47:18 +0100121#define CONFIG_SYS_MATRIX_EBICSA_VAL \
122 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
123 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200124
125/* SDRAM */
126/* SDRAMC_MR Mode register */
127#define CONFIG_SYS_SDRC_MR_VAL1 0
128/* SDRAMC_TR - Refresh Timer register */
129#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
130/* SDRAMC_CR - Configuration register*/
131#define CONFIG_SYS_SDRC_CR_VAL \
132 (AT91_SDRAMC_NC_9 | \
133 AT91_SDRAMC_NR_13 | \
134 AT91_SDRAMC_NB_4 | \
135 AT91_SDRAMC_CAS_3 | \
136 AT91_SDRAMC_DBW_32 | \
137 (1 << 8) | /* Write Recovery Delay */ \
138 (7 << 12) | /* Row Cycle Delay */ \
139 (2 << 16) | /* Row Precharge Delay */ \
140 (2 << 20) | /* Row to Column Delay */ \
141 (5 << 24) | /* Active to Precharge Delay */ \
142 (1 << 28)) /* Exit Self Refresh to Active Delay */
143
144/* Memory Device Register -> SDRAM */
145#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
146#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
147#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
148#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
149#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
150#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
151#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
152#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
153#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
154#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
155#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
156#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
157#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
158#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
159#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
160#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
161#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
162#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
163
164/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jens Scharsig1b34f002010-02-03 22:47:18 +0100165#define CONFIG_SYS_SMC0_SETUP0_VAL \
166 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
167 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
168#define CONFIG_SYS_SMC0_PULSE0_VAL \
169 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
170 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200171#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100172 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200173#define CONFIG_SYS_SMC0_MODE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100174 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
175 AT91_SMC_MODE_DBW_16 | \
176 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200177
178/* user reset enable */
179#define CONFIG_SYS_RSTC_RMR_VAL \
180 (AT91_RSTC_KEY | \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100181 AT91_RSTC_MR_URSTEN | \
182 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200183
184/* Disable Watchdog */
185#define CONFIG_SYS_WDTC_WDMR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100186 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
187 AT91_WDT_MR_WDV(0xfff) | \
188 AT91_WDT_MR_WDDIS | \
189 AT91_WDT_MR_WDD(0xfff))
190
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200191#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200192#endif
193
194/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100195#ifdef CONFIG_CMD_NAND
196#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000198#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100200/* our ALE is AD21 */
201#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
202/* our CLE is AD22 */
203#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000204#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
205#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100206#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200207
208/* Ethernet */
Stelian Pop8e429b32008-05-08 18:52:23 +0200209#define CONFIG_RESET_PHY_R 1
Heiko Schocher4535a242013-11-18 08:07:23 +0100210#define CONFIG_AT91_WANTS_COMMON_PHY
Stelian Pop8e429b32008-05-08 18:52:23 +0200211
212/* USB */
Jean-Christophe PLAGNIOL-VILLARD2b7178a2009-03-27 23:26:44 +0100213#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +0800214#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Stelian Pop8e429b32008-05-08 18:52:23 +0200215#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
217#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
218#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
219#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop8e429b32008-05-08 18:52:23 +0200220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop8e429b32008-05-08 18:52:23 +0200222
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000223#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop8e429b32008-05-08 18:52:23 +0200225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +0200227
228/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Wenyou.Yang@microchip.comeab36f62017-07-21 13:40:09 +0800229#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200230#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.comeab36f62017-07-21 13:40:09 +0800231#define CONFIG_ENV_SECT_SIZE 0x210
232#define CONFIG_ENV_SPI_MAX_HZ 15000000
233#define CONFIG_BOOTCOMMAND "sf probe 0; " \
234 "sf read 0x22000000 0x84000 0x294000; " \
235 "bootm 0x22000000"
Stelian Pop8e429b32008-05-08 18:52:23 +0200236
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200237#elif CONFIG_SYS_USE_NANDFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +0200238
239/* bootstrap + u-boot + env + linux in nandflash */
Wenyou Yang0b8908f2017-04-18 15:31:00 +0800240#define CONFIG_ENV_OFFSET 0x120000
Bo Shen0c58cfa2013-02-20 00:16:25 +0000241#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200242#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shen0c58cfa2013-02-20 00:16:25 +0000243#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Stelian Pop8e429b32008-05-08 18:52:23 +0200244#endif
245
Stelian Pop8e429b32008-05-08 18:52:23 +0200246/*
247 * Size of malloc() pool
248 */
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000249#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop8e429b32008-05-08 18:52:23 +0200250
Stelian Pop8e429b32008-05-08 18:52:23 +0200251#endif