blob: 61b6fb48465a5fbfca309e270a9fa9ff21bafdee [file] [log] [blame]
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09001#ifndef __CONFIG_H
2#define __CONFIG_H
3
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09004#define CONFIG_CPU_SH7751 1
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09005#define __LITTLE_ENDIAN__ 1
6
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +02007#define CONFIG_DISPLAY_BOARDINFO
8
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09009/* SCIF */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090010#define CONFIG_CONS_SCIF1 1
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090011
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090012/* SDRAM */
Vladimir Zapolskiy76527042016-11-28 00:15:22 +020013#define CONFIG_SYS_SDRAM_BASE 0x8C000000
14#define CONFIG_SYS_SDRAM_SIZE 0x04000000
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090015
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020016#define CONFIG_SYS_PBSIZE 256
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090017
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090019/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
21#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090022/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090025
26/*
Nobuhiro Iwamatsu873d97a2008-06-17 16:28:05 +090027 * NOR Flash ( Spantion S29GL256P )
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090028 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_FLASH_BASE (0xA0000000)
30#define CONFIG_SYS_MAX_FLASH_BANKS (1)
31#define CONFIG_SYS_MAX_FLASH_SECT 256
32#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090033
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090034/*
35 * SuperH Clock setting
36 */
37#define CONFIG_SYS_CLK_FREQ 60000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090039
40/*
41 * IDE support
42 */
43#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_PIO_MODE 1
45#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
46#define CONFIG_SYS_IDE_MAXDEVICE 1
47#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
48#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
49#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
50#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
51#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +053052#define CONFIG_IDE_SWAP_IO
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090053
54/*
55 * SuperH PCI Bridge Configration
56 */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090057#define CONFIG_SH7751_PCI
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090058
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090059#endif /* __CONFIG_H */