blob: b550a8daf82b767879a4a40496a068a54c1505bc [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Scott Wood96b8a052007-04-16 14:54:15 -05002/*
Scott Woode8d3ca82010-08-30 18:04:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05004 */
5/*
6 * mpc8313epb board configuration file
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1
Scott Wood96b8a052007-04-16 14:54:15 -050016
Scott Woodf1c574d2010-11-24 13:28:40 +000017#ifndef CONFIG_SYS_MONITOR_BASE
18#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19#endif
20
Gabor Juhos842033e2013-05-30 07:06:12 +000021#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce0914f482010-06-17 11:37:18 -050022#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050023
Timur Tabi89c77842008-02-08 13:15:55 -060024/*
25 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050026 *
27 * TSEC1 is VSC switch
28 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060029 */
30#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050031#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060032
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050034
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_MEMTEST_START 0x00001000
36#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050037
38/* Early revs of this board will lock up hard when attempting
39 * to access the PMC registers, unless a JTAG debugger is
40 * connected, or some resistor modifications are made.
41 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -050043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
45#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -050046
47/*
Timur Tabi89c77842008-02-08 13:15:55 -060048 * Device configurations
49 */
50
51/* Vitesse 7385 */
52
53#ifdef CONFIG_VSC7385_ENET
54
York Sun4ce1e232008-05-15 15:26:27 -050055#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -060056
57/* The flash address and size of the VSC7385 firmware image */
58#define CONFIG_VSC7385_IMAGE 0xFE7FE000
59#define CONFIG_VSC7385_IMAGE_SIZE 8192
60
61#endif
62
63/*
Scott Wood96b8a052007-04-16 14:54:15 -050064 * DDR Setup
65 */
Joe Hershberger261c07b2011-10-11 23:57:10 -050066#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
68#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -050069
70/*
71 * Manually set up DDR parameters, as this board does not
72 * seem to have the SPD connected to I2C.
73 */
Joe Hershberger261c07b2011-10-11 23:57:10 -050074#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -050075#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -050076 | CSCONFIG_ODT_RD_NEVER \
77 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -050078 | CSCONFIG_ROW_BIT_13 \
79 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +053080 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -050081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -050083#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
84 | (0 << TIMING_CFG0_WRT_SHIFT) \
85 | (0 << TIMING_CFG0_RRT_SHIFT) \
86 | (0 << TIMING_CFG0_WWT_SHIFT) \
87 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
88 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
89 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
90 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -050091 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -050092#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
93 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
94 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
95 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
96 | (10 << TIMING_CFG1_REFREC_SHIFT) \
97 | (3 << TIMING_CFG1_WRREC_SHIFT) \
98 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
99 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530100 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500101#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
102 | (5 << TIMING_CFG2_CPO_SHIFT) \
103 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
104 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
105 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
106 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
107 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530108 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500109#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
110 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530111 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500112#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500113#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500114 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500115 | SDRAM_CFG_DBW_32 \
116 | SDRAM_CFG_2T_EN)
117 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500118#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500119#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500120 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500121 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500122 /* 0x43080000 */
123#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500125/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500126#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
127 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530128 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500129#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500132 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500133#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500134 | DDRCDR_PZ_NOMZ \
135 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500136 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500137
138/*
139 * FLASH on the Local Bus
140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500142#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
Mario Six16aaca22019-01-21 09:17:36 +0100143#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500144#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Scott Wood96b8a052007-04-16 14:54:15 -0500145
Mario Six16aaca22019-01-21 09:17:36 +0100146#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500147 | BR_PS_16 /* 16 bit port */ \
148 | BR_MS_GPCM /* MSEL = GPCM */ \
149 | BR_V) /* valid */
Mario Six16aaca22019-01-21 09:17:36 +0100150#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500151 | OR_GPCM_XACS \
152 | OR_GPCM_SCY_9 \
153 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500154 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500155 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500156 /* window base at flash base */
157#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500158 /* 16 MB window size */
159#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood96b8a052007-04-16 14:54:15 -0500160
Joe Hershberger261c07b2011-10-11 23:57:10 -0500161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
165#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500166
Joe Hershberger261c07b2011-10-11 23:57:10 -0500167#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood22f44422012-12-06 13:33:18 +0000168 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500170#endif
171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500173#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
174#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500175
Joe Hershberger261c07b2011-10-11 23:57:10 -0500176#define CONFIG_SYS_GBL_DATA_OFFSET \
177 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800181#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500182#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500183
184/*
185 * Local Bus LCRR and LBCR regs
186 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500187#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
188#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500189#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
190 | (0xFF << LBCR_BMT_SHIFT) \
191 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500192
Joe Hershberger261c07b2011-10-11 23:57:10 -0500193 /* LB refresh timer prescal, 266MHz/32 */
194#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500195
Mario Six16aaca22019-01-21 09:17:36 +0100196/* drivers/mtd/nand/nand.c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500198
Scott Woode8d3ca82010-08-30 18:04:52 -0500199#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodacdab5c2008-06-26 14:06:52 -0500202#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500204#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500205
Mario Six16aaca22019-01-21 09:17:36 +0100206#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500207 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500208 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200209 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500210 | BR_V) /* valid */
Mario Six16aaca22019-01-21 09:17:36 +0100211#define CONFIG_SYS_OR1_PRELIM \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500212 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500213 | OR_FCM_CSCT \
214 | OR_FCM_CST \
215 | OR_FCM_CHT \
216 | OR_FCM_SCY_1 \
217 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500218 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500219 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500220
Mario Six16aaca22019-01-21 09:17:36 +0100221/* Still needed for spl_minimal.c */
222#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
223#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500226#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
229#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500230
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500231/* local bus write LED / read status buffer (BCSR) mapping */
232#define CONFIG_SYS_BCSR_ADDR 0xFA000000
233#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
234 /* map at 0xFA000000 on LCS3 */
235#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
236 | BR_PS_8 /* 8 bit port */ \
237 | BR_MS_GPCM /* MSEL = GPCM */ \
238 | BR_V) /* valid */
239 /* 0xFA000801 */
240#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
241 | OR_GPCM_CSNT \
242 | OR_GPCM_ACS_DIV2 \
243 | OR_GPCM_XACS \
244 | OR_GPCM_SCY_15 \
245 | OR_GPCM_TRLX_SET \
246 | OR_GPCM_EHTR_SET \
247 | OR_GPCM_EAD)
248 /* 0xFFFF8FF7 */
249#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
250#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500251
Timur Tabi89c77842008-02-08 13:15:55 -0600252/* Vitesse 7385 */
253
Timur Tabi89c77842008-02-08 13:15:55 -0600254#ifdef CONFIG_VSC7385_ENET
255
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500256 /* VSC7385 Base address on LCS2 */
257#define CONFIG_SYS_VSC7385_BASE 0xF0000000
258#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
259
260#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
261 | BR_PS_8 /* 8 bit port */ \
262 | BR_MS_GPCM /* MSEL = GPCM */ \
263 | BR_V) /* valid */
264#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
265 | OR_GPCM_CSNT \
266 | OR_GPCM_XACS \
267 | OR_GPCM_SCY_15 \
268 | OR_GPCM_SETA \
269 | OR_GPCM_TRLX_SET \
270 | OR_GPCM_EHTR_SET \
271 | OR_GPCM_EAD)
272 /* 0xFFFE09FF */
273
Joe Hershberger261c07b2011-10-11 23:57:10 -0500274 /* Access window base at VSC7385 base */
275#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500276#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi89c77842008-02-08 13:15:55 -0600277
278#endif
279
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600280#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600281
Scott Wood96b8a052007-04-16 14:54:15 -0500282/*
283 * Serial Port
284 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_NS16550_SERIAL
286#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
292#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500293
Scott Wood96b8a052007-04-16 14:54:15 -0500294/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200295#define CONFIG_SYS_I2C
296#define CONFIG_SYS_I2C_FSL
297#define CONFIG_SYS_FSL_I2C_SPEED 400000
298#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
299#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
300#define CONFIG_SYS_FSL_I2C2_SPEED 400000
301#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
302#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
303#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood96b8a052007-04-16 14:54:15 -0500304
Scott Wood96b8a052007-04-16 14:54:15 -0500305/*
306 * General PCI
307 * Addresses are mapped 1-1.
308 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
310#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
311#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
312#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
313#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
314#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
315#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
316#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
317#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500320
321/*
Timur Tabi89c77842008-02-08 13:15:55 -0600322 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500323 */
Scott Wood96b8a052007-04-16 14:54:15 -0500324
Timur Tabi89c77842008-02-08 13:15:55 -0600325#define CONFIG_GMII /* MII PHY management */
326
327#ifdef CONFIG_TSEC1
328#define CONFIG_HAS_ETH0
329#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600331#define TSEC1_PHY_ADDR 0x1c
332#define TSEC1_FLAGS TSEC_GIGABIT
333#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500334#endif
335
Timur Tabi89c77842008-02-08 13:15:55 -0600336#ifdef CONFIG_TSEC2
337#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500338#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600340#define TSEC2_PHY_ADDR 4
341#define TSEC2_FLAGS TSEC_GIGABIT
342#define TSEC2_PHYIDX 0
343#endif
344
Scott Wood96b8a052007-04-16 14:54:15 -0500345/* Options are: TSEC[0-1] */
346#define CONFIG_ETHPRIME "TSEC1"
347
348/*
349 * Configure on-board RTC
350 */
351#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500353
354/*
355 * Environment
356 */
Mario Six16aaca22019-01-21 09:17:36 +0100357#if !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500358 #define CONFIG_ENV_ADDR \
359 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200360 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
361 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500362
363/* Address and size of Redundant Environment Sector */
364#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200366 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500367#endif
368
369#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500371
Jon Loeliger8ea54992007-07-04 22:30:06 -0500372/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500373 * BOOTP options
374 */
375#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500376
Jon Loeliger079a1362007-07-10 10:12:10 -0500377/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500378 * Command line configuration.
379 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500380
Scott Wood96b8a052007-04-16 14:54:15 -0500381/*
382 * Miscellaneous configurable options
383 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500386
Joe Hershberger261c07b2011-10-11 23:57:10 -0500387 /* Boot Argument Buffer Size */
388#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood96b8a052007-04-16 14:54:15 -0500389
390/*
391 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700392 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500393 * the maximum mapped by the Linux kernel during initialization.
394 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500395 /* Initial Memory map for Linux*/
396#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800397#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood96b8a052007-04-16 14:54:15 -0500398
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500400
Mario Sixff3bb0c2019-01-21 09:17:53 +0100401#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
Scott Wood96b8a052007-04-16 14:54:15 -0500402
403/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600405 /* Enable Internal USB Phy and GPIO on LCD Connector */
406#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood96b8a052007-04-16 14:54:15 -0500407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_HID0_INIT 0x000000000
409#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500410 HID0_ENABLE_INSTRUCTION_CACHE | \
411 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500412
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500414
Becky Bruce31d82672008-05-08 19:02:12 -0500415#define CONFIG_HIGH_BATS 1 /* High BATs supported */
416
Scott Wood96b8a052007-04-16 14:54:15 -0500417/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500418#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500419#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
420 | BATU_BL_256M \
421 | BATU_VS \
422 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500423
424/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500425#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500426#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
427 | BATU_BL_256M \
428 | BATU_VS \
429 | BATU_VP)
430#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500431 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500432 | BATL_CACHEINHIBIT \
433 | BATL_GUARDEDSTORAGE)
434#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
435 | BATU_BL_256M \
436 | BATU_VS \
437 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500438
439/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_IBAT3L (0)
441#define CONFIG_SYS_IBAT3U (0)
442#define CONFIG_SYS_IBAT4L (0)
443#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500444
445/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500446#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500447 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500448 | BATL_CACHEINHIBIT \
449 | BATL_GUARDEDSTORAGE)
450#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
451 | BATU_BL_256M \
452 | BATU_VS \
453 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500454
455/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500456#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500458
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_IBAT7L (0)
460#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500461
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
463#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
464#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
465#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
466#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
467#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
468#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
469#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
470#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
471#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
472#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
473#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
474#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
475#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
476#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
477#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500478
479/*
Scott Wood96b8a052007-04-16 14:54:15 -0500480 * Environment Configuration
481 */
482#define CONFIG_ENV_OVERWRITE
483
Joe Hershberger261c07b2011-10-11 23:57:10 -0500484#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500485
Mario Six5bc05432018-03-28 14:38:20 +0200486#define CONFIG_HOSTNAME "mpc8313erdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000487#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000488#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500489 /* U-Boot image on TFTP server */
490#define CONFIG_UBOOTPATH "u-boot.bin"
491#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500492
Joe Hershberger261c07b2011-10-11 23:57:10 -0500493 /* default location for tftp and bootm */
494#define CONFIG_LOADADDR 800000
Scott Wood96b8a052007-04-16 14:54:15 -0500495
Scott Wood96b8a052007-04-16 14:54:15 -0500496#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500497 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500498 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500499 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200500 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200501 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
502 " +$filesize; " \
503 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
504 " +$filesize; " \
505 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
506 " $filesize; " \
507 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
508 " +$filesize; " \
509 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
510 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500511 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500512 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500513 "console=ttyS0\0" \
514 "setbootargs=setenv bootargs " \
515 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200516 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500517 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
518 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500519 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
520
521#define CONFIG_NFSBOOTCOMMAND \
522 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200523 "run setbootargs;" \
524 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500525 "tftp $loadaddr $bootfile;" \
526 "tftp $fdtaddr $fdtfile;" \
527 "bootm $loadaddr - $fdtaddr"
528
529#define CONFIG_RAMBOOTCOMMAND \
530 "setenv rootdev /dev/ram;" \
531 "run setbootargs;" \
532 "tftp $ramdiskaddr $ramdiskfile;" \
533 "tftp $loadaddr $bootfile;" \
534 "tftp $fdtaddr $fdtfile;" \
535 "bootm $loadaddr $ramdiskaddr $fdtaddr"
536
Scott Wood96b8a052007-04-16 14:54:15 -0500537#endif /* __CONFIG_H */