blob: 08a3715812dc2ccda643fae2af38d0504fa01ebf [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <malloc.h>
26#include <commproc.h>
27#include <net.h>
28#include <command.h>
29
Wolfgang Denkd87080b2006-03-31 18:32:53 +020030DECLARE_GLOBAL_DATA_PTR;
31
wdenkc6097192002-11-03 00:24:07 +000032#undef ET_DEBUG
33
Jon Loeliger44312832007-07-09 19:06:00 -050034#if defined(CONFIG_CMD_NET) && \
wdenka6ab4bf2004-04-15 21:31:56 +000035 (defined(FEC_ENET) || defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2))
36
37/* compatibility test, if only FEC_ENET defined assume ETHER on FEC1 */
38#if defined(FEC_ENET) && !defined(CONFIG_ETHER_ON_FEC1) && !defined(CONFIG_ETHER_ON_FEC2)
39#define CONFIG_ETHER_ON_FEC1 1
40#endif
41
42/* define WANT_MII when MII support is required */
43#if defined(CFG_DISCOVER_PHY) || defined(CONFIG_FEC1_PHY) || defined(CONFIG_FEC2_PHY)
44#define WANT_MII
45#else
46#undef WANT_MII
47#endif
48
49#if defined(WANT_MII)
50#include <miiphy.h>
Marian Balakowicz63ff0042005-10-28 22:30:33 +020051
Jon Loeliger44312832007-07-09 19:06:00 -050052#if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
Marian Balakowicz63ff0042005-10-28 22:30:33 +020053#error "CONFIG_MII has to be defined!"
54#endif
55
wdenka6ab4bf2004-04-15 21:31:56 +000056#endif
57
58#if defined(CONFIG_RMII) && !defined(WANT_MII)
59#error RMII support is unusable without a working PHY.
60#endif
wdenkc6097192002-11-03 00:24:07 +000061
62#ifdef CFG_DISCOVER_PHY
wdenka6ab4bf2004-04-15 21:31:56 +000063static int mii_discover_phy(struct eth_device *dev);
wdenkc6097192002-11-03 00:24:07 +000064#endif
65
Marian Balakowicz63ff0042005-10-28 22:30:33 +020066int fec8xx_miiphy_read(char *devname, unsigned char addr,
67 unsigned char reg, unsigned short *value);
68int fec8xx_miiphy_write(char *devname, unsigned char addr,
69 unsigned char reg, unsigned short value);
70
wdenka6ab4bf2004-04-15 21:31:56 +000071static struct ether_fcc_info_s
72{
73 int ether_index;
74 int fecp_offset;
wdenka6ab4bf2004-04-15 21:31:56 +000075 int phy_addr;
76 int actual_phy_addr;
wdenkc26e4542004-04-18 10:13:26 +000077 int initialized;
wdenka6ab4bf2004-04-15 21:31:56 +000078}
79 ether_fcc_info[] = {
80#if defined(CONFIG_ETHER_ON_FEC1)
81 {
82 0,
83 offsetof(immap_t, im_cpm.cp_fec1),
wdenka6ab4bf2004-04-15 21:31:56 +000084#if defined(CONFIG_FEC1_PHY)
85 CONFIG_FEC1_PHY,
86#else
87 -1, /* discover */
88#endif
89 -1,
wdenkc26e4542004-04-18 10:13:26 +000090 0,
wdenka6ab4bf2004-04-15 21:31:56 +000091
92 },
93#endif
94#if defined(CONFIG_ETHER_ON_FEC2)
95 {
96 1,
97 offsetof(immap_t, im_cpm.cp_fec2),
wdenka6ab4bf2004-04-15 21:31:56 +000098#if defined(CONFIG_FEC2_PHY)
99 CONFIG_FEC2_PHY,
100#else
101 -1,
102#endif
103 -1,
wdenkc26e4542004-04-18 10:13:26 +0000104 0,
wdenka6ab4bf2004-04-15 21:31:56 +0000105 },
106#endif
107};
108
wdenkc6097192002-11-03 00:24:07 +0000109/* Ethernet Transmit and Receive Buffers */
110#define DBUF_LENGTH 1520
111
112#define TX_BUF_CNT 2
113
114#define TOUT_LOOP 100
115
116#define PKT_MAXBUF_SIZE 1518
117#define PKT_MINBUF_SIZE 64
118#define PKT_MAXBLR_SIZE 1520
119
wdenka6ab4bf2004-04-15 21:31:56 +0000120#ifdef __GNUC__
121static char txbuf[DBUF_LENGTH] __attribute__ ((aligned(8)));
122#else
123#error txbuf must be aligned.
124#endif
wdenkc6097192002-11-03 00:24:07 +0000125
126static uint rxIdx; /* index of the current RX buffer */
127static uint txIdx; /* index of the current TX buffer */
128
129/*
130 * FEC Ethernet Tx and Rx buffer descriptors allocated at the
131 * immr->udata_bd address on Dual-Port RAM
132 * Provide for Double Buffering
133 */
134
135typedef volatile struct CommonBufferDescriptor {
136 cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
137 cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
138} RTXBD;
139
140static RTXBD *rtx = NULL;
141
142static int fec_send(struct eth_device* dev, volatile void *packet, int length);
143static int fec_recv(struct eth_device* dev);
144static int fec_init(struct eth_device* dev, bd_t * bd);
145static void fec_halt(struct eth_device* dev);
146
147int fec_initialize(bd_t *bis)
148{
149 struct eth_device* dev;
wdenka6ab4bf2004-04-15 21:31:56 +0000150 struct ether_fcc_info_s *efis;
151 int i;
wdenkc6097192002-11-03 00:24:07 +0000152
wdenka6ab4bf2004-04-15 21:31:56 +0000153 for (i = 0; i < sizeof(ether_fcc_info) / sizeof(ether_fcc_info[0]); i++) {
wdenkc6097192002-11-03 00:24:07 +0000154
wdenka6ab4bf2004-04-15 21:31:56 +0000155 dev = malloc(sizeof(*dev));
156 if (dev == NULL)
157 hang();
wdenkc6097192002-11-03 00:24:07 +0000158
wdenka6ab4bf2004-04-15 21:31:56 +0000159 memset(dev, 0, sizeof(*dev));
wdenkc6097192002-11-03 00:24:07 +0000160
wdenka6ab4bf2004-04-15 21:31:56 +0000161 /* for FEC1 make sure that the name of the interface is the same
162 as the old one for compatibility reasons */
163 if (i == 0) {
164 sprintf (dev->name, "FEC ETHERNET");
165 } else {
166 sprintf (dev->name, "FEC%d ETHERNET",
167 ether_fcc_info[i].ether_index + 1);
168 }
169
170 efis = &ether_fcc_info[i];
171
172 /*
173 * reset actual phy addr
174 */
175 efis->actual_phy_addr = -1;
176
177 dev->priv = efis;
178 dev->init = fec_init;
179 dev->halt = fec_halt;
180 dev->send = fec_send;
181 dev->recv = fec_recv;
182
183 eth_register(dev);
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200184
Jon Loeliger44312832007-07-09 19:06:00 -0500185#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200186 miiphy_register(dev->name,
187 fec8xx_miiphy_read, fec8xx_miiphy_write);
188#endif
wdenka6ab4bf2004-04-15 21:31:56 +0000189 }
wdenkc6097192002-11-03 00:24:07 +0000190 return 1;
191}
192
193static int fec_send(struct eth_device* dev, volatile void *packet, int length)
194{
195 int j, rc;
wdenka6ab4bf2004-04-15 21:31:56 +0000196 struct ether_fcc_info_s *efis = dev->priv;
197 volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
wdenkc6097192002-11-03 00:24:07 +0000198
199 /* section 16.9.23.3
200 * Wait for ready
201 */
202 j = 0;
203 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
204 udelay(1);
205 j++;
206 }
207 if (j>=TOUT_LOOP) {
208 printf("TX not ready\n");
209 }
210
211 rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
212 rtx->txbd[txIdx].cbd_datlen = length;
213 rtx->txbd[txIdx].cbd_sc |= BD_ENET_TX_READY | BD_ENET_TX_LAST;
214 __asm__ ("eieio");
215
216 /* Activate transmit Buffer Descriptor polling */
217 fecp->fec_x_des_active = 0x01000000; /* Descriptor polling active */
218
219 j = 0;
220 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
221#if defined(CONFIG_ICU862)
222 udelay(10);
223#else
224 udelay(1);
225#endif
226 j++;
227 }
228 if (j>=TOUT_LOOP) {
229 printf("TX timeout\n");
230 }
231#ifdef ET_DEBUG
232 printf("%s[%d] %s: cycles: %d status: %x retry cnt: %d\n",
233 __FILE__,__LINE__,__FUNCTION__,j,rtx->txbd[txIdx].cbd_sc,
234 (rtx->txbd[txIdx].cbd_sc & 0x003C)>>2);
235#endif
236 /* return only status bits */;
237 rc = (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS);
238
239 txIdx = (txIdx + 1) % TX_BUF_CNT;
240
241 return rc;
242}
243
wdenka6ab4bf2004-04-15 21:31:56 +0000244static int fec_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000245{
wdenka6ab4bf2004-04-15 21:31:56 +0000246 struct ether_fcc_info_s *efis = dev->priv;
247 volatile fec_t *fecp =
248 (volatile fec_t *) (CFG_IMMR + efis->fecp_offset);
wdenkc6097192002-11-03 00:24:07 +0000249 int length;
wdenkc6097192002-11-03 00:24:07 +0000250
wdenka6ab4bf2004-04-15 21:31:56 +0000251 for (;;) {
252 /* section 16.9.23.2 */
253 if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
254 length = -1;
255 break; /* nothing received - leave for() loop */
256 }
wdenkc6097192002-11-03 00:24:07 +0000257
wdenka6ab4bf2004-04-15 21:31:56 +0000258 length = rtx->rxbd[rxIdx].cbd_datlen;
wdenkc6097192002-11-03 00:24:07 +0000259
wdenka6ab4bf2004-04-15 21:31:56 +0000260 if (rtx->rxbd[rxIdx].cbd_sc & 0x003f) {
wdenkc6097192002-11-03 00:24:07 +0000261#ifdef ET_DEBUG
wdenka6ab4bf2004-04-15 21:31:56 +0000262 printf ("%s[%d] err: %x\n",
263 __FUNCTION__, __LINE__,
264 rtx->rxbd[rxIdx].cbd_sc);
wdenkc6097192002-11-03 00:24:07 +0000265#endif
wdenka6ab4bf2004-04-15 21:31:56 +0000266 } else {
267 volatile uchar *rx = NetRxPackets[rxIdx];
268
269 length -= 4;
270
Jon Loeliger44312832007-07-09 19:06:00 -0500271#if defined(CONFIG_CMD_CDP)
wdenka6ab4bf2004-04-15 21:31:56 +0000272 if ((rx[0] & 1) != 0
273 && memcmp ((uchar *) rx, NetBcastAddr, 6) != 0
274 && memcmp ((uchar *) rx, NetCDPAddr, 6) != 0)
275 rx = NULL;
276#endif
277 /*
278 * Pass the packet up to the protocol layers.
279 */
280 if (rx != NULL)
281 NetReceive (rx, length);
282 }
283
284 /* Give the buffer back to the FEC. */
285 rtx->rxbd[rxIdx].cbd_datlen = 0;
286
287 /* wrap around buffer index when necessary */
288 if ((rxIdx + 1) >= PKTBUFSRX) {
289 rtx->rxbd[PKTBUFSRX - 1].cbd_sc =
290 (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
291 rxIdx = 0;
292 } else {
293 rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
294 rxIdx++;
295 }
296
297 __asm__ ("eieio");
298
299 /* Try to fill Buffer Descriptors */
300 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
wdenkc6097192002-11-03 00:24:07 +0000301 }
302
wdenka6ab4bf2004-04-15 21:31:56 +0000303 return length;
wdenkc6097192002-11-03 00:24:07 +0000304}
305
306/**************************************************************
307 *
308 * FEC Ethernet Initialization Routine
309 *
310 *************************************************************/
311
312#define FEC_ECNTRL_PINMUX 0x00000004
313#define FEC_ECNTRL_ETHER_EN 0x00000002
314#define FEC_ECNTRL_RESET 0x00000001
315
316#define FEC_RCNTRL_BC_REJ 0x00000010
317#define FEC_RCNTRL_PROM 0x00000008
318#define FEC_RCNTRL_MII_MODE 0x00000004
319#define FEC_RCNTRL_DRT 0x00000002
320#define FEC_RCNTRL_LOOP 0x00000001
321
322#define FEC_TCNTRL_FDEN 0x00000004
323#define FEC_TCNTRL_HBC 0x00000002
324#define FEC_TCNTRL_GTS 0x00000001
325
326#define FEC_RESET_DELAY 50
327
wdenka6ab4bf2004-04-15 21:31:56 +0000328#if defined(CONFIG_RMII)
329
330static inline void fec_10Mbps(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000331{
wdenka6ab4bf2004-04-15 21:31:56 +0000332 struct ether_fcc_info_s *efis = dev->priv;
333 int fecidx = efis->ether_index;
334 uint mask = (fecidx == 0) ? 0x0000010 : 0x0000008;
wdenkc6097192002-11-03 00:24:07 +0000335
wdenka6ab4bf2004-04-15 21:31:56 +0000336 if ((unsigned int)fecidx >= 2)
337 hang();
338
339 ((volatile immap_t *)CFG_IMMR)->im_cpm.cp_cptr |= mask;
340}
341
342static inline void fec_100Mbps(struct eth_device *dev)
343{
344 struct ether_fcc_info_s *efis = dev->priv;
345 int fecidx = efis->ether_index;
346 uint mask = (fecidx == 0) ? 0x0000010 : 0x0000008;
347
348 if ((unsigned int)fecidx >= 2)
349 hang();
350
351 ((volatile immap_t *)CFG_IMMR)->im_cpm.cp_cptr &= ~mask;
352}
353
354#endif
355
356static inline void fec_full_duplex(struct eth_device *dev)
357{
358 struct ether_fcc_info_s *efis = dev->priv;
359 volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
360
361 fecp->fec_r_cntrl &= ~FEC_RCNTRL_DRT;
362 fecp->fec_x_cntrl |= FEC_TCNTRL_FDEN; /* FD enable */
363}
364
365static inline void fec_half_duplex(struct eth_device *dev)
366{
367 struct ether_fcc_info_s *efis = dev->priv;
368 volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
369
370 fecp->fec_r_cntrl |= FEC_RCNTRL_DRT;
371 fecp->fec_x_cntrl &= ~FEC_TCNTRL_FDEN; /* FD disable */
372}
373
374static void fec_pin_init(int fecidx)
375{
wdenka6ab4bf2004-04-15 21:31:56 +0000376 bd_t *bd = gd->bd;
wdenkc6097192002-11-03 00:24:07 +0000377 volatile immap_t *immr = (immap_t *) CFG_IMMR;
wdenka6ab4bf2004-04-15 21:31:56 +0000378 volatile fec_t *fecp;
wdenkc6097192002-11-03 00:24:07 +0000379
wdenka6ab4bf2004-04-15 21:31:56 +0000380 /*
381 * only two FECs please
wdenkc6097192002-11-03 00:24:07 +0000382 */
wdenka6ab4bf2004-04-15 21:31:56 +0000383 if ((unsigned int)fecidx >= 2)
384 hang();
wdenkc6097192002-11-03 00:24:07 +0000385
wdenka6ab4bf2004-04-15 21:31:56 +0000386 if (fecidx == 0)
387 fecp = &immr->im_cpm.cp_fec1;
388 else
389 fecp = &immr->im_cpm.cp_fec2;
390
391 /*
392 * Set MII speed to 2.5 MHz or slightly below.
393 * * According to the MPC860T (Rev. D) Fast ethernet controller user
394 * * manual (6.2.14),
395 * * the MII management interface clock must be less than or equal
396 * * to 2.5 MHz.
397 * * This MDC frequency is equal to system clock / (2 * MII_SPEED).
398 * * Then MII_SPEED = system_clock / 2 * 2,5 Mhz.
Markus Klotzbuecherd6cc73e2006-07-12 09:08:36 +0200399 *
400 * All MII configuration is done via FEC1 registers:
wdenka6ab4bf2004-04-15 21:31:56 +0000401 */
Markus Klotzbuecherd6cc73e2006-07-12 09:08:36 +0200402 immr->im_cpm.cp_fec1.fec_mii_speed = ((bd->bi_intfreq + 4999999) / 5000000) << 1;
wdenka6ab4bf2004-04-15 21:31:56 +0000403
wdenk79fa88f2004-06-07 23:46:25 +0000404#if defined(CONFIG_NETTA) || defined(CONFIG_NETPHONE) || defined(CONFIG_NETTA2)
wdenkc26e4542004-04-18 10:13:26 +0000405 /* our PHYs are the limit at 2.5 MHz */
406 fecp->fec_mii_speed <<= 1;
407#endif
408
wdenk11142572004-06-06 21:35:06 +0000409#if defined(CONFIG_MPC885_FAMILY) && defined(WANT_MII)
wdenka6ab4bf2004-04-15 21:31:56 +0000410 /* use MDC for MII */
411 immr->im_ioport.iop_pdpar |= 0x0080;
412 immr->im_ioport.iop_pddir &= ~0x0080;
413#endif
414
415 if (fecidx == 0) {
416#if defined(CONFIG_ETHER_ON_FEC1)
417
wdenk11142572004-06-06 21:35:06 +0000418#if defined(CONFIG_MPC885_FAMILY) /* MPC87x/88x have got 2 FECs and different pinout */
wdenka6ab4bf2004-04-15 21:31:56 +0000419
420#if !defined(CONFIG_RMII)
421
422 immr->im_ioport.iop_papar |= 0xf830;
423 immr->im_ioport.iop_padir |= 0x0830;
424 immr->im_ioport.iop_padir &= ~0xf000;
425
426 immr->im_cpm.cp_pbpar |= 0x00001001;
427 immr->im_cpm.cp_pbdir &= ~0x00001001;
428
429 immr->im_ioport.iop_pcpar |= 0x000c;
430 immr->im_ioport.iop_pcdir &= ~0x000c;
431
432 immr->im_cpm.cp_pepar |= 0x00000003;
433 immr->im_cpm.cp_pedir |= 0x00000003;
434 immr->im_cpm.cp_peso &= ~0x00000003;
435
436 immr->im_cpm.cp_cptr &= ~0x00000100;
437
438#else
439
440#if !defined(CONFIG_FEC1_PHY_NORXERR)
441 immr->im_ioport.iop_papar |= 0x1000;
442 immr->im_ioport.iop_padir &= ~0x1000;
443#endif
444 immr->im_ioport.iop_papar |= 0xe810;
445 immr->im_ioport.iop_padir |= 0x0810;
446 immr->im_ioport.iop_padir &= ~0xe000;
447
448 immr->im_cpm.cp_pbpar |= 0x00000001;
449 immr->im_cpm.cp_pbdir &= ~0x00000001;
450
451 immr->im_cpm.cp_cptr |= 0x00000100;
452 immr->im_cpm.cp_cptr &= ~0x00000050;
453
454#endif /* !CONFIG_RMII */
455
456#elif !defined(CONFIG_ICU862) && !defined(CONFIG_IAD210)
457 /*
458 * Configure all of port D for MII.
459 */
460 immr->im_ioport.iop_pdpar = 0x1fff;
461
462 /*
463 * Bits moved from Rev. D onward
464 */
465 if ((get_immr(0) & 0xffff) < 0x0501)
466 immr->im_ioport.iop_pddir = 0x1c58; /* Pre rev. D */
467 else
468 immr->im_ioport.iop_pddir = 0x1fff; /* Rev. D and later */
469#else
470 /*
471 * Configure port A for MII.
472 */
473
474#if defined(CONFIG_ICU862) && defined(CFG_DISCOVER_PHY)
475
476 /*
477 * On the ICU862 board the MII-MDC pin is routed to PD8 pin
478 * * of CPU, so for this board we need to configure Utopia and
479 * * enable PD8 to MII-MDC function
480 */
481 immr->im_ioport.iop_pdpar |= 0x4080;
482#endif
483
484 /*
485 * Has Utopia been configured?
486 */
487 if (immr->im_ioport.iop_pdpar & (0x8000 >> 1)) {
488 /*
489 * YES - Use MUXED mode for UTOPIA bus.
490 * This frees Port A for use by MII (see 862UM table 41-6).
491 */
492 immr->im_ioport.utmode &= ~0x80;
493 } else {
494 /*
495 * NO - set SPLIT mode for UTOPIA bus.
496 *
497 * This doesn't really effect UTOPIA (which isn't
498 * enabled anyway) but just tells the 862
499 * to use port A for MII (see 862UM table 41-6).
500 */
501 immr->im_ioport.utmode |= 0x80;
502 }
503#endif /* !defined(CONFIG_ICU862) */
504
505#endif /* CONFIG_ETHER_ON_FEC1 */
506 } else if (fecidx == 1) {
507
508#if defined(CONFIG_ETHER_ON_FEC2)
509
wdenk11142572004-06-06 21:35:06 +0000510#if defined(CONFIG_MPC885_FAMILY) /* MPC87x/88x have got 2 FECs and different pinout */
wdenka6ab4bf2004-04-15 21:31:56 +0000511
512#if !defined(CONFIG_RMII)
wdenka6ab4bf2004-04-15 21:31:56 +0000513 immr->im_cpm.cp_pepar |= 0x0003fffc;
514 immr->im_cpm.cp_pedir |= 0x0003fffc;
515 immr->im_cpm.cp_peso &= ~0x000087fc;
516 immr->im_cpm.cp_peso |= 0x00037800;
517
518 immr->im_cpm.cp_cptr &= ~0x00000080;
519#else
520
521#if !defined(CONFIG_FEC2_PHY_NORXERR)
522 immr->im_cpm.cp_pepar |= 0x00000010;
523 immr->im_cpm.cp_pedir |= 0x00000010;
524 immr->im_cpm.cp_peso &= ~0x00000010;
525#endif
526 immr->im_cpm.cp_pepar |= 0x00039620;
527 immr->im_cpm.cp_pedir |= 0x00039620;
528 immr->im_cpm.cp_peso |= 0x00031000;
529 immr->im_cpm.cp_peso &= ~0x00008620;
530
531 immr->im_cpm.cp_cptr |= 0x00000080;
532 immr->im_cpm.cp_cptr &= ~0x00000028;
533#endif /* CONFIG_RMII */
534
wdenk11142572004-06-06 21:35:06 +0000535#endif /* CONFIG_MPC885_FAMILY */
wdenka6ab4bf2004-04-15 21:31:56 +0000536
537#endif /* CONFIG_ETHER_ON_FEC2 */
538
wdenkc6097192002-11-03 00:24:07 +0000539 }
wdenka6ab4bf2004-04-15 21:31:56 +0000540}
541
542static int fec_init (struct eth_device *dev, bd_t * bd)
543{
544 struct ether_fcc_info_s *efis = dev->priv;
545 volatile immap_t *immr = (immap_t *) CFG_IMMR;
546 volatile fec_t *fecp =
547 (volatile fec_t *) (CFG_IMMR + efis->fecp_offset);
548 int i;
549
550 if (efis->ether_index == 0) {
551#if defined(CONFIG_FADS) /* FADS family uses FPGA (BCSR) to control PHYs */
wdenk11142572004-06-06 21:35:06 +0000552#if defined(CONFIG_MPC885ADS)
wdenka6ab4bf2004-04-15 21:31:56 +0000553 *(vu_char *) BCSR5 &= ~(BCSR5_MII1_EN | BCSR5_MII1_RST);
554#else
555 /* configure FADS for fast (FEC) ethernet, half-duplex */
556 /* The LXT970 needs about 50ms to recover from reset, so
557 * wait for it by discovering the PHY before leaving eth_init().
558 */
559 {
560 volatile uint *bcsr4 = (volatile uint *) BCSR4;
561
562 *bcsr4 = (*bcsr4 & ~(BCSR4_FETH_EN | BCSR4_FETHCFG1))
563 | (BCSR4_FETHCFG0 | BCSR4_FETHFDE |
564 BCSR4_FETHRST);
565
566 /* reset the LXT970 PHY */
567 *bcsr4 &= ~BCSR4_FETHRST;
568 udelay (10);
569 *bcsr4 |= BCSR4_FETHRST;
570 udelay (10);
571 }
wdenk11142572004-06-06 21:35:06 +0000572#endif /* CONFIG_MPC885ADS */
wdenk180d3f72004-01-04 16:28:35 +0000573#endif /* CONFIG_FADS */
wdenka6ab4bf2004-04-15 21:31:56 +0000574 }
575
wdenkc6097192002-11-03 00:24:07 +0000576 /* Whack a reset.
577 * A delay is required between a reset of the FEC block and
578 * initialization of other FEC registers because the reset takes
579 * some time to complete. If you don't delay, subsequent writes
580 * to FEC registers might get killed by the reset routine which is
581 * still in progress.
582 */
583 fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
584 for (i = 0;
585 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
586 ++i) {
587 udelay (1);
588 }
589 if (i == FEC_RESET_DELAY) {
590 printf ("FEC_RESET_DELAY timeout\n");
591 return 0;
592 }
593
594 /* We use strictly polling mode only
595 */
596 fecp->fec_imask = 0;
597
598 /* Clear any pending interrupt
599 */
600 fecp->fec_ievent = 0xffc0;
601
602 /* No need to set the IVEC register */
603
604 /* Set station address
605 */
606#define ea eth_get_dev()->enetaddr
wdenka6ab4bf2004-04-15 21:31:56 +0000607 fecp->fec_addr_low = (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
608 fecp->fec_addr_high = (ea[4] << 8) | (ea[5]);
wdenkc6097192002-11-03 00:24:07 +0000609#undef ea
610
Jon Loeliger44312832007-07-09 19:06:00 -0500611#if defined(CONFIG_CMD_CDP)
wdenka6ab4bf2004-04-15 21:31:56 +0000612 /*
613 * Turn on multicast address hash table
614 */
615 fecp->fec_hash_table_high = 0xffffffff;
616 fecp->fec_hash_table_low = 0xffffffff;
617#else
wdenkc6097192002-11-03 00:24:07 +0000618 /* Clear multicast address hash table
619 */
620 fecp->fec_hash_table_high = 0;
wdenka6ab4bf2004-04-15 21:31:56 +0000621 fecp->fec_hash_table_low = 0;
622#endif
wdenkc6097192002-11-03 00:24:07 +0000623
624 /* Set maximum receive buffer size.
625 */
626 fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
627
628 /* Set maximum frame length
629 */
630 fecp->fec_r_hash = PKT_MAXBUF_SIZE;
631
632 /*
633 * Setup Buffers and Buffer Desriptors
634 */
635 rxIdx = 0;
636 txIdx = 0;
637
638 if (!rtx) {
639#ifdef CFG_ALLOC_DPRAM
wdenka6ab4bf2004-04-15 21:31:56 +0000640 rtx = (RTXBD *) (immr->im_cpm.cp_dpmem +
641 dpram_alloc_align (sizeof (RTXBD), 8));
wdenkc6097192002-11-03 00:24:07 +0000642#else
wdenka6ab4bf2004-04-15 21:31:56 +0000643 rtx = (RTXBD *) (immr->im_cpm.cp_dpmem + CPM_FEC_BASE);
wdenkc6097192002-11-03 00:24:07 +0000644#endif
645 }
646 /*
647 * Setup Receiver Buffer Descriptors (13.14.24.18)
648 * Settings:
649 * Empty, Wrap
650 */
651 for (i = 0; i < PKTBUFSRX; i++) {
wdenka6ab4bf2004-04-15 21:31:56 +0000652 rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
653 rtx->rxbd[i].cbd_datlen = 0; /* Reset */
wdenkc6097192002-11-03 00:24:07 +0000654 rtx->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
655 }
656 rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
657
658 /*
659 * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
660 * Settings:
661 * Last, Tx CRC
662 */
663 for (i = 0; i < TX_BUF_CNT; i++) {
wdenka6ab4bf2004-04-15 21:31:56 +0000664 rtx->txbd[i].cbd_sc = BD_ENET_TX_LAST | BD_ENET_TX_TC;
665 rtx->txbd[i].cbd_datlen = 0; /* Reset */
wdenkc6097192002-11-03 00:24:07 +0000666 rtx->txbd[i].cbd_bufaddr = (uint) (&txbuf[0]);
667 }
668 rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
669
670 /* Set receive and transmit descriptor base
671 */
672 fecp->fec_r_des_start = (unsigned int) (&rtx->rxbd[0]);
673 fecp->fec_x_des_start = (unsigned int) (&rtx->txbd[0]);
674
675 /* Enable MII mode
676 */
wdenka6ab4bf2004-04-15 21:31:56 +0000677#if 0 /* Full duplex mode */
wdenkc6097192002-11-03 00:24:07 +0000678 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE;
679 fecp->fec_x_cntrl = FEC_TCNTRL_FDEN;
wdenka6ab4bf2004-04-15 21:31:56 +0000680#else /* Half duplex mode */
wdenkc6097192002-11-03 00:24:07 +0000681 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE | FEC_RCNTRL_DRT;
682 fecp->fec_x_cntrl = 0;
683#endif
684
685 /* Enable big endian and don't care about SDMA FC.
686 */
687 fecp->fec_fun_code = 0x78000000;
688
wdenka6ab4bf2004-04-15 21:31:56 +0000689 /*
690 * Setup the pin configuration of the FEC
wdenkc6097192002-11-03 00:24:07 +0000691 */
wdenka6ab4bf2004-04-15 21:31:56 +0000692 fec_pin_init (efis->ether_index);
wdenkc6097192002-11-03 00:24:07 +0000693
694 rxIdx = 0;
695 txIdx = 0;
696
wdenka6ab4bf2004-04-15 21:31:56 +0000697 /*
698 * Now enable the transmit and receive processing
wdenkc6097192002-11-03 00:24:07 +0000699 */
700 fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_ETHER_EN;
701
wdenka6ab4bf2004-04-15 21:31:56 +0000702 if (efis->phy_addr == -1) {
wdenkc6097192002-11-03 00:24:07 +0000703#ifdef CFG_DISCOVER_PHY
wdenka6ab4bf2004-04-15 21:31:56 +0000704 /*
705 * wait for the PHY to wake up after reset
706 */
707 efis->actual_phy_addr = mii_discover_phy (dev);
wdenk62b4ac92004-05-05 08:31:53 +0000708
wdenka6ab4bf2004-04-15 21:31:56 +0000709 if (efis->actual_phy_addr == -1) {
710 printf ("Unable to discover phy!\n");
711 return 0;
712 }
wdenk62b4ac92004-05-05 08:31:53 +0000713#else
714 efis->actual_phy_addr = -1;
715#endif
wdenka6ab4bf2004-04-15 21:31:56 +0000716 } else {
717 efis->actual_phy_addr = efis->phy_addr;
718 }
719#if defined(CONFIG_MII) && defined(CONFIG_RMII)
wdenkc26e4542004-04-18 10:13:26 +0000720
721 /* the MII interface is connected to FEC1
wdenk6e592382004-04-18 17:39:38 +0000722 * so for the miiphy_xxx function to work we must
723 * call mii_init since fec_halt messes the thing up
724 */
wdenkc26e4542004-04-18 10:13:26 +0000725 if (efis->ether_index != 0)
726 mii_init();
727
wdenka6ab4bf2004-04-15 21:31:56 +0000728 /*
729 * adapt the RMII speed to the speed of the phy
wdenkc6097192002-11-03 00:24:07 +0000730 */
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200731 if (miiphy_speed (dev->name, efis->actual_phy_addr) == _100BASET) {
wdenka6ab4bf2004-04-15 21:31:56 +0000732 fec_100Mbps (dev);
733 } else {
734 fec_10Mbps (dev);
735 }
736#endif
737
738#if defined(CONFIG_MII)
739 /*
740 * adapt to the half/full speed settings
741 */
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200742 if (miiphy_duplex (dev->name, efis->actual_phy_addr) == FULL) {
wdenka6ab4bf2004-04-15 21:31:56 +0000743 fec_full_duplex (dev);
744 } else {
745 fec_half_duplex (dev);
746 }
wdenkc6097192002-11-03 00:24:07 +0000747#endif
748
749 /* And last, try to fill Rx Buffer Descriptors */
wdenka6ab4bf2004-04-15 21:31:56 +0000750 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
wdenkc6097192002-11-03 00:24:07 +0000751
wdenkc26e4542004-04-18 10:13:26 +0000752 efis->initialized = 1;
753
wdenkc6097192002-11-03 00:24:07 +0000754 return 1;
755}
756
757
wdenkc6097192002-11-03 00:24:07 +0000758static void fec_halt(struct eth_device* dev)
759{
wdenkc26e4542004-04-18 10:13:26 +0000760 struct ether_fcc_info_s *efis = dev->priv;
761 volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
762 int i;
wdenkc6097192002-11-03 00:24:07 +0000763
wdenkc26e4542004-04-18 10:13:26 +0000764 /* avoid halt if initialized; mii gets stuck otherwise */
765 if (!efis->initialized)
766 return;
767
768 /* Whack a reset.
769 * A delay is required between a reset of the FEC block and
770 * initialization of other FEC registers because the reset takes
771 * some time to complete. If you don't delay, subsequent writes
772 * to FEC registers might get killed by the reset routine which is
773 * still in progress.
774 */
775
776 fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
777 for (i = 0;
778 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
779 ++i) {
780 udelay (1);
781 }
782 if (i == FEC_RESET_DELAY) {
783 printf ("FEC_RESET_DELAY timeout\n");
784 return;
785 }
786
787 efis->initialized = 0;
wdenkc6097192002-11-03 00:24:07 +0000788}
wdenkc6097192002-11-03 00:24:07 +0000789
Jon Loeliger44312832007-07-09 19:06:00 -0500790#if defined(CFG_DISCOVER_PHY) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
wdenkc6097192002-11-03 00:24:07 +0000791
792/* Make MII read/write commands for the FEC.
793*/
794
795#define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | \
796 (REG & 0x1f) << 18))
797
798#define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | \
799 (REG & 0x1f) << 18) | \
800 (VAL & 0xffff))
801
802/* Interrupt events/masks.
803*/
804#define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
805#define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
806#define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
807#define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
808#define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
809#define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
810#define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
811#define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
812#define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
813#define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
814
815/* PHY identification
816 */
817#define PHY_ID_LXT970 0x78100000 /* LXT970 */
818#define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
819#define PHY_ID_82555 0x02a80150 /* Intel 82555 */
820#define PHY_ID_QS6612 0x01814400 /* QS6612 */
821#define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
822#define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
823#define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
wdenk180d3f72004-01-04 16:28:35 +0000824#define PHY_ID_DM9161 0x0181B880 /* Davicom DM9161 */
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200825#define PHY_ID_KSM8995M 0x00221450 /* MICREL KS8995MA */
wdenkc6097192002-11-03 00:24:07 +0000826
827/* send command to phy using mii, wait for result */
828static uint
829mii_send(uint mii_cmd)
830{
831 uint mii_reply;
832 volatile fec_t *ep;
wdenkc26e4542004-04-18 10:13:26 +0000833 int cnt;
wdenkc6097192002-11-03 00:24:07 +0000834
835 ep = &(((immap_t *)CFG_IMMR)->im_cpm.cp_fec);
836
837 ep->fec_mii_data = mii_cmd; /* command to phy */
838
839 /* wait for mii complete */
wdenkc26e4542004-04-18 10:13:26 +0000840 cnt = 0;
841 while (!(ep->fec_ievent & FEC_ENET_MII)) {
842 if (++cnt > 1000) {
843 printf("mii_send STUCK!\n");
844 break;
845 }
846 }
wdenkc6097192002-11-03 00:24:07 +0000847 mii_reply = ep->fec_mii_data; /* result from phy */
848 ep->fec_ievent = FEC_ENET_MII; /* clear MII complete */
849#if 0
850 printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
851 __FILE__,__LINE__,__FUNCTION__,mii_cmd,mii_reply);
852#endif
853 return (mii_reply & 0xffff); /* data read from phy */
854}
Jon Loeliger44312832007-07-09 19:06:00 -0500855#endif
wdenkc6097192002-11-03 00:24:07 +0000856
857#if defined(CFG_DISCOVER_PHY)
wdenka6ab4bf2004-04-15 21:31:56 +0000858static int mii_discover_phy(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000859{
860#define MAX_PHY_PASSES 11
861 uint phyno;
862 int pass;
wdenka6ab4bf2004-04-15 21:31:56 +0000863 uint phytype;
864 int phyaddr;
wdenkc6097192002-11-03 00:24:07 +0000865
866 phyaddr = -1; /* didn't find a PHY yet */
867 for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
868 if (pass > 1) {
869 /* PHY may need more time to recover from reset.
870 * The LXT970 needs 50ms typical, no maximum is
871 * specified, so wait 10ms before try again.
872 * With 11 passes this gives it 100ms to wake up.
873 */
874 udelay(10000); /* wait 10ms */
875 }
876 for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
877 phytype = mii_send(mk_mii_read(phyno, PHY_PHYIDR1));
878#ifdef ET_DEBUG
879 printf("PHY type 0x%x pass %d type ", phytype, pass);
880#endif
881 if (phytype != 0xffff) {
882 phyaddr = phyno;
883 phytype <<= 16;
884 phytype |= mii_send(mk_mii_read(phyno,
885 PHY_PHYIDR2));
886
887#ifdef ET_DEBUG
888 printf("PHY @ 0x%x pass %d type ",phyno,pass);
889 switch (phytype & 0xfffffff0) {
890 case PHY_ID_LXT970:
891 printf("LXT970\n");
892 break;
893 case PHY_ID_LXT971:
894 printf("LXT971\n");
895 break;
896 case PHY_ID_82555:
897 printf("82555\n");
898 break;
899 case PHY_ID_QS6612:
900 printf("QS6612\n");
901 break;
902 case PHY_ID_AMD79C784:
903 printf("AMD79C784\n");
904 break;
905 case PHY_ID_LSI80225B:
906 printf("LSI L80225/B\n");
907 break;
wdenk180d3f72004-01-04 16:28:35 +0000908 case PHY_ID_DM9161:
909 printf("Davicom DM9161\n");
910 break;
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200911 case PHY_ID_KSM8995M:
912 printf("MICREL KS8995M\n");
913 break;
wdenkc6097192002-11-03 00:24:07 +0000914 default:
915 printf("0x%08x\n", phytype);
916 break;
917 }
918#endif
919 }
920 }
921 }
922 if (phyaddr < 0) {
923 printf("No PHY device found.\n");
924 }
wdenka6ab4bf2004-04-15 21:31:56 +0000925 return phyaddr;
wdenkc6097192002-11-03 00:24:07 +0000926}
927#endif /* CFG_DISCOVER_PHY */
928
Jon Loeliger44312832007-07-09 19:06:00 -0500929#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && !defined(CONFIG_BITBANGMII)
wdenkc6097192002-11-03 00:24:07 +0000930
wdenkc6097192002-11-03 00:24:07 +0000931/****************************************************************************
932 * mii_init -- Initialize the MII for MII command without ethernet
933 * This function is a subset of eth_init
934 ****************************************************************************
935 */
936void mii_init (void)
937{
wdenkc6097192002-11-03 00:24:07 +0000938 volatile immap_t *immr = (immap_t *) CFG_IMMR;
939 volatile fec_t *fecp = &(immr->im_cpm.cp_fec);
wdenka6ab4bf2004-04-15 21:31:56 +0000940 int i, j;
wdenkc6097192002-11-03 00:24:07 +0000941
wdenka6ab4bf2004-04-15 21:31:56 +0000942 for (j = 0; j < sizeof(ether_fcc_info) / sizeof(ether_fcc_info[0]); j++) {
943
wdenkc6097192002-11-03 00:24:07 +0000944 /* Whack a reset.
945 * A delay is required between a reset of the FEC block and
946 * initialization of other FEC registers because the reset takes
947 * some time to complete. If you don't delay, subsequent writes
948 * to FEC registers might get killed by the reset routine which is
949 * still in progress.
950 */
951
952 fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
953 for (i = 0;
954 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
955 ++i) {
956 udelay (1);
957 }
958 if (i == FEC_RESET_DELAY) {
959 printf ("FEC_RESET_DELAY timeout\n");
960 return;
961 }
962
963 /* We use strictly polling mode only
964 */
965 fecp->fec_imask = 0;
966
967 /* Clear any pending interrupt
968 */
969 fecp->fec_ievent = 0xffc0;
970
wdenk11142572004-06-06 21:35:06 +0000971 /* Setup the pin configuration of the FEC(s)
wdenkc6097192002-11-03 00:24:07 +0000972 */
wdenka6ab4bf2004-04-15 21:31:56 +0000973 fec_pin_init(ether_fcc_info[i].ether_index);
wdenkc6097192002-11-03 00:24:07 +0000974
wdenkc6097192002-11-03 00:24:07 +0000975 /* Now enable the transmit and receive processing
976 */
977 fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_ETHER_EN;
wdenka6ab4bf2004-04-15 21:31:56 +0000978 }
wdenkc6097192002-11-03 00:24:07 +0000979}
wdenka6ab4bf2004-04-15 21:31:56 +0000980
wdenkc6097192002-11-03 00:24:07 +0000981/*****************************************************************************
982 * Read and write a MII PHY register, routines used by MII Utilities
983 *
984 * FIXME: These routines are expected to return 0 on success, but mii_send
985 * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
986 * no PHY connected...
987 * For now always return 0.
988 * FIXME: These routines only work after calling eth_init() at least once!
989 * Otherwise they hang in mii_send() !!! Sorry!
990 *****************************************************************************/
991
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200992int fec8xx_miiphy_read(char *devname, unsigned char addr,
993 unsigned char reg, unsigned short *value)
wdenkc6097192002-11-03 00:24:07 +0000994{
995 short rdreg; /* register working value */
996
997#ifdef MII_DEBUG
998 printf ("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
999#endif
1000 rdreg = mii_send(mk_mii_read(addr, reg));
1001
1002 *value = rdreg;
wdenkc6097192002-11-03 00:24:07 +00001003#ifdef MII_DEBUG
1004 printf ("0x%04x\n", *value);
1005#endif
wdenkc6097192002-11-03 00:24:07 +00001006 return 0;
1007}
1008
Marian Balakowicz63ff0042005-10-28 22:30:33 +02001009int fec8xx_miiphy_write(char *devname, unsigned char addr,
1010 unsigned char reg, unsigned short value)
wdenkc6097192002-11-03 00:24:07 +00001011{
1012 short rdreg; /* register working value */
wdenkc6097192002-11-03 00:24:07 +00001013#ifdef MII_DEBUG
1014 printf ("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
1015#endif
wdenkc6097192002-11-03 00:24:07 +00001016 rdreg = mii_send(mk_mii_write(addr, reg, value));
1017
1018#ifdef MII_DEBUG
1019 printf ("0x%04x\n", value);
1020#endif
wdenkc6097192002-11-03 00:24:07 +00001021 return 0;
1022}
Jon Loeliger44312832007-07-09 19:06:00 -05001023#endif
wdenkc6097192002-11-03 00:24:07 +00001024
Jon Loeliger068b60a2007-07-10 10:27:39 -05001025#endif