blob: 45bc1de0593f5e4b0af8116b1ac2c013666ac17e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk3d3befa2004-03-14 15:06:13 +00002/*
3 * (C) Copyright 2000
4 * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
5 *
6 * (C) Copyright 2004
7 * ARM Ltd.
8 * Philippe Robin, <philippe.robin@arm.com>
wdenk3d3befa2004-03-14 15:06:13 +00009 */
10
Andreas Engel48d01922008-09-08 14:30:53 +020011/* Simple U-Boot driver for the PrimeCell PL010/PL011 UARTs */
wdenk3d3befa2004-03-14 15:06:13 +000012
13#include <common.h>
Andre Przywarae3e2d662020-04-27 19:17:59 +010014/* For get_bus_freq() */
15#include <clock_legacy.h>
Simon Glass8a9cd5a2014-09-22 17:30:58 -060016#include <dm.h>
Andre Przywarae3e2d662020-04-27 19:17:59 +010017#include <clk.h>
Simon Glassaed2fbe2014-09-22 17:30:57 -060018#include <errno.h>
Stuart Wood8b616ed2008-06-02 16:42:19 -040019#include <watchdog.h>
Matt Waddel249d5212010-10-07 15:48:46 -060020#include <asm/io.h>
Marek Vasut39f61472012-09-14 22:38:46 +020021#include <serial.h>
Michal Simek6c9662d2020-10-13 15:00:24 +020022#include <dm/device_compat.h>
Masahiro Yamada86256b72014-10-24 12:41:19 +090023#include <dm/platform_data/serial_pl01x.h>
Marek Vasut39f61472012-09-14 22:38:46 +020024#include <linux/compiler.h>
Simon Glassaed2fbe2014-09-22 17:30:57 -060025#include "serial_pl01x_internal.h"
Vikas Manocha69751722015-05-06 11:46:29 -070026
27DECLARE_GLOBAL_DATA_PTR;
wdenk3d3befa2004-03-14 15:06:13 +000028
Simon Glass8a9cd5a2014-09-22 17:30:58 -060029#ifndef CONFIG_DM_SERIAL
30
wdenk6705d812004-08-02 23:22:59 +000031static volatile unsigned char *const port[] = CONFIG_PL01x_PORTS;
Simon Glassaed2fbe2014-09-22 17:30:57 -060032static enum pl01x_type pl01x_type __attribute__ ((section(".data")));
33static struct pl01x_regs *base_regs __attribute__ ((section(".data")));
wdenk6705d812004-08-02 23:22:59 +000034#define NUM_PORTS (sizeof(port)/sizeof(port[0]))
wdenk3d3befa2004-03-14 15:06:13 +000035
Simon Glass8a9cd5a2014-09-22 17:30:58 -060036#endif
wdenk3d3befa2004-03-14 15:06:13 +000037
Simon Glassaed2fbe2014-09-22 17:30:57 -060038static int pl01x_putc(struct pl01x_regs *regs, char c)
Rabin Vincent72d5e442010-05-05 09:23:07 +053039{
wdenk42dfe7a2004-03-14 22:25:36 +000040 /* Wait until there is space in the FIFO */
Simon Glassaed2fbe2014-09-22 17:30:57 -060041 if (readl(&regs->fr) & UART_PL01x_FR_TXFF)
42 return -EAGAIN;
wdenk42dfe7a2004-03-14 22:25:36 +000043
44 /* Send the character */
Rabin Vincent72d5e442010-05-05 09:23:07 +053045 writel(c, &regs->dr);
Simon Glassaed2fbe2014-09-22 17:30:57 -060046
47 return 0;
wdenk3d3befa2004-03-14 15:06:13 +000048}
49
Simon Glassaed2fbe2014-09-22 17:30:57 -060050static int pl01x_getc(struct pl01x_regs *regs)
wdenk3d3befa2004-03-14 15:06:13 +000051{
wdenk42dfe7a2004-03-14 22:25:36 +000052 unsigned int data;
wdenk3d3befa2004-03-14 15:06:13 +000053
wdenk42dfe7a2004-03-14 22:25:36 +000054 /* Wait until there is data in the FIFO */
Simon Glassaed2fbe2014-09-22 17:30:57 -060055 if (readl(&regs->fr) & UART_PL01x_FR_RXFE)
56 return -EAGAIN;
wdenk42dfe7a2004-03-14 22:25:36 +000057
Rabin Vincent72d5e442010-05-05 09:23:07 +053058 data = readl(&regs->dr);
wdenk42dfe7a2004-03-14 22:25:36 +000059
60 /* Check for an error flag */
61 if (data & 0xFFFFFF00) {
62 /* Clear the error */
Rabin Vincent72d5e442010-05-05 09:23:07 +053063 writel(0xFFFFFFFF, &regs->ecr);
wdenk42dfe7a2004-03-14 22:25:36 +000064 return -1;
65 }
66
67 return (int) data;
wdenk3d3befa2004-03-14 15:06:13 +000068}
69
Simon Glassaed2fbe2014-09-22 17:30:57 -060070static int pl01x_tstc(struct pl01x_regs *regs)
wdenk3d3befa2004-03-14 15:06:13 +000071{
Stuart Wood8b616ed2008-06-02 16:42:19 -040072 WATCHDOG_RESET();
Rabin Vincent72d5e442010-05-05 09:23:07 +053073 return !(readl(&regs->fr) & UART_PL01x_FR_RXFE);
wdenk3d3befa2004-03-14 15:06:13 +000074}
Marek Vasut39f61472012-09-14 22:38:46 +020075
Simon Glassaed2fbe2014-09-22 17:30:57 -060076static int pl01x_generic_serial_init(struct pl01x_regs *regs,
77 enum pl01x_type type)
78{
Simon Glassaed2fbe2014-09-22 17:30:57 -060079 switch (type) {
80 case TYPE_PL010:
Vikas Manochaf7e517b2014-11-21 10:34:22 -080081 /* disable everything */
82 writel(0, &regs->pl010_cr);
Simon Glassaed2fbe2014-09-22 17:30:57 -060083 break;
Vikas Manochad2ca9fd2014-11-21 10:34:21 -080084 case TYPE_PL011:
Vikas Manochaf7e517b2014-11-21 10:34:22 -080085 /* disable everything */
86 writel(0, &regs->pl011_cr);
Vikas Manochad2ca9fd2014-11-21 10:34:21 -080087 break;
88 default:
89 return -EINVAL;
90 }
91
92 return 0;
93}
94
Linus Walleijd77447f2015-04-21 15:10:06 +020095static int pl011_set_line_control(struct pl01x_regs *regs)
Vikas Manochad2ca9fd2014-11-21 10:34:21 -080096{
97 unsigned int lcr;
98 /*
99 * Internal update of baud rate register require line
100 * control register write
101 */
102 lcr = UART_PL011_LCRH_WLEN_8 | UART_PL011_LCRH_FEN;
Vikas Manochad2ca9fd2014-11-21 10:34:21 -0800103 writel(lcr, &regs->pl011_lcrh);
Simon Glassaed2fbe2014-09-22 17:30:57 -0600104 return 0;
105}
106
107static int pl01x_generic_setbrg(struct pl01x_regs *regs, enum pl01x_type type,
108 int clock, int baudrate)
109{
110 switch (type) {
111 case TYPE_PL010: {
112 unsigned int divisor;
113
Linus Walleijd77447f2015-04-21 15:10:06 +0200114 /* disable everything */
115 writel(0, &regs->pl010_cr);
116
Simon Glassaed2fbe2014-09-22 17:30:57 -0600117 switch (baudrate) {
118 case 9600:
119 divisor = UART_PL010_BAUD_9600;
120 break;
121 case 19200:
Alyssa Rosenzweigb2aa8892017-04-07 09:48:22 -0700122 divisor = UART_PL010_BAUD_19200;
Simon Glassaed2fbe2014-09-22 17:30:57 -0600123 break;
124 case 38400:
125 divisor = UART_PL010_BAUD_38400;
126 break;
127 case 57600:
128 divisor = UART_PL010_BAUD_57600;
129 break;
130 case 115200:
131 divisor = UART_PL010_BAUD_115200;
132 break;
133 default:
134 divisor = UART_PL010_BAUD_38400;
135 }
136
137 writel((divisor & 0xf00) >> 8, &regs->pl010_lcrm);
138 writel(divisor & 0xff, &regs->pl010_lcrl);
139
Linus Walleijd77447f2015-04-21 15:10:06 +0200140 /*
141 * Set line control for the PL010 to be 8 bits, 1 stop bit,
142 * no parity, fifo enabled
143 */
144 writel(UART_PL010_LCRH_WLEN_8 | UART_PL010_LCRH_FEN,
145 &regs->pl010_lcrh);
Simon Glassaed2fbe2014-09-22 17:30:57 -0600146 /* Finally, enable the UART */
147 writel(UART_PL010_CR_UARTEN, &regs->pl010_cr);
148 break;
149 }
150 case TYPE_PL011: {
151 unsigned int temp;
152 unsigned int divider;
153 unsigned int remainder;
154 unsigned int fraction;
155
Andre Przywarae3e2d662020-04-27 19:17:59 +0100156 /* Without a valid clock rate we cannot set up the baudrate. */
157 if (clock) {
158 /*
159 * Set baud rate
160 *
161 * IBRD = UART_CLK / (16 * BAUD_RATE)
162 * FBRD = RND((64 * MOD(UART_CLK,(16 * BAUD_RATE)))
163 * / (16 * BAUD_RATE))
164 */
165 temp = 16 * baudrate;
166 divider = clock / temp;
167 remainder = clock % temp;
168 temp = (8 * remainder) / baudrate;
169 fraction = (temp >> 1) + (temp & 1);
Simon Glassaed2fbe2014-09-22 17:30:57 -0600170
Andre Przywarae3e2d662020-04-27 19:17:59 +0100171 writel(divider, &regs->pl011_ibrd);
172 writel(fraction, &regs->pl011_fbrd);
173 }
Simon Glassaed2fbe2014-09-22 17:30:57 -0600174
Linus Walleijd77447f2015-04-21 15:10:06 +0200175 pl011_set_line_control(regs);
Simon Glassaed2fbe2014-09-22 17:30:57 -0600176 /* Finally, enable the UART */
177 writel(UART_PL011_CR_UARTEN | UART_PL011_CR_TXE |
178 UART_PL011_CR_RXE | UART_PL011_CR_RTS, &regs->pl011_cr);
179 break;
180 }
181 default:
182 return -EINVAL;
183 }
184
185 return 0;
186}
187
188#ifndef CONFIG_DM_SERIAL
189static void pl01x_serial_init_baud(int baudrate)
190{
191 int clock = 0;
192
193#if defined(CONFIG_PL010_SERIAL)
194 pl01x_type = TYPE_PL010;
195#elif defined(CONFIG_PL011_SERIAL)
196 pl01x_type = TYPE_PL011;
197 clock = CONFIG_PL011_CLOCK;
198#endif
199 base_regs = (struct pl01x_regs *)port[CONFIG_CONS_INDEX];
200
201 pl01x_generic_serial_init(base_regs, pl01x_type);
Vikas Manochaa7deea62014-11-21 10:34:19 -0800202 pl01x_generic_setbrg(base_regs, pl01x_type, clock, baudrate);
Simon Glassaed2fbe2014-09-22 17:30:57 -0600203}
204
205/*
206 * Integrator AP has two UARTs, we use the first one, at 38400-8-N-1
207 * Integrator CP has two UARTs, use the first one, at 38400-8-N-1
208 * Versatile PB has four UARTs.
209 */
210int pl01x_serial_init(void)
211{
212 pl01x_serial_init_baud(CONFIG_BAUDRATE);
213
214 return 0;
215}
216
217static void pl01x_serial_putc(const char c)
218{
219 if (c == '\n')
220 while (pl01x_putc(base_regs, '\r') == -EAGAIN);
221
222 while (pl01x_putc(base_regs, c) == -EAGAIN);
223}
224
225static int pl01x_serial_getc(void)
226{
227 while (1) {
228 int ch = pl01x_getc(base_regs);
229
230 if (ch == -EAGAIN) {
231 WATCHDOG_RESET();
232 continue;
233 }
234
235 return ch;
236 }
237}
238
239static int pl01x_serial_tstc(void)
240{
241 return pl01x_tstc(base_regs);
242}
243
244static void pl01x_serial_setbrg(void)
245{
246 /*
247 * Flush FIFO and wait for non-busy before changing baudrate to avoid
248 * crap in console
249 */
250 while (!(readl(&base_regs->fr) & UART_PL01x_FR_TXFE))
251 WATCHDOG_RESET();
252 while (readl(&base_regs->fr) & UART_PL01x_FR_BUSY)
253 WATCHDOG_RESET();
254 pl01x_serial_init_baud(gd->baudrate);
255}
256
Marek Vasut39f61472012-09-14 22:38:46 +0200257static struct serial_device pl01x_serial_drv = {
258 .name = "pl01x_serial",
259 .start = pl01x_serial_init,
260 .stop = NULL,
261 .setbrg = pl01x_serial_setbrg,
262 .putc = pl01x_serial_putc,
Marek Vasutec3fd682012-10-06 14:07:02 +0000263 .puts = default_serial_puts,
Marek Vasut39f61472012-09-14 22:38:46 +0200264 .getc = pl01x_serial_getc,
265 .tstc = pl01x_serial_tstc,
266};
267
268void pl01x_serial_initialize(void)
269{
270 serial_register(&pl01x_serial_drv);
271}
272
273__weak struct serial_device *default_serial_console(void)
274{
275 return &pl01x_serial_drv;
276}
Simon Glassaed2fbe2014-09-22 17:30:57 -0600277
278#endif /* nCONFIG_DM_SERIAL */
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600279
280#ifdef CONFIG_DM_SERIAL
281
Alexander Grafc9bf43d2018-03-07 22:08:25 +0100282int pl01x_serial_setbrg(struct udevice *dev, int baudrate)
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600283{
Simon Glassc69cda22020-12-03 16:55:20 -0700284 struct pl01x_serial_platdata *plat = dev_get_plat(dev);
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600285 struct pl01x_priv *priv = dev_get_priv(dev);
286
Eric Anholtcd0fa5b2016-03-13 18:16:54 -0700287 if (!plat->skip_init) {
288 pl01x_generic_setbrg(priv->regs, priv->type, plat->clock,
289 baudrate);
290 }
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600291
292 return 0;
293}
294
Alexander Graf60019852018-01-25 12:05:55 +0100295int pl01x_serial_probe(struct udevice *dev)
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600296{
Simon Glassc69cda22020-12-03 16:55:20 -0700297 struct pl01x_serial_platdata *plat = dev_get_plat(dev);
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600298 struct pl01x_priv *priv = dev_get_priv(dev);
299
300 priv->regs = (struct pl01x_regs *)plat->base;
301 priv->type = plat->type;
Eric Anholtcd0fa5b2016-03-13 18:16:54 -0700302 if (!plat->skip_init)
303 return pl01x_generic_serial_init(priv->regs, priv->type);
304 else
305 return 0;
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600306}
307
Alexander Grafc9bf43d2018-03-07 22:08:25 +0100308int pl01x_serial_getc(struct udevice *dev)
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600309{
310 struct pl01x_priv *priv = dev_get_priv(dev);
311
312 return pl01x_getc(priv->regs);
313}
314
Alexander Grafc9bf43d2018-03-07 22:08:25 +0100315int pl01x_serial_putc(struct udevice *dev, const char ch)
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600316{
317 struct pl01x_priv *priv = dev_get_priv(dev);
318
319 return pl01x_putc(priv->regs, ch);
320}
321
Alexander Grafc9bf43d2018-03-07 22:08:25 +0100322int pl01x_serial_pending(struct udevice *dev, bool input)
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600323{
324 struct pl01x_priv *priv = dev_get_priv(dev);
325 unsigned int fr = readl(&priv->regs->fr);
326
327 if (input)
328 return pl01x_tstc(priv->regs);
329 else
330 return fr & UART_PL01x_FR_TXFF ? 0 : 1;
331}
332
Alexander Grafc9bf43d2018-03-07 22:08:25 +0100333static const struct dm_serial_ops pl01x_serial_ops = {
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600334 .putc = pl01x_serial_putc,
335 .pending = pl01x_serial_pending,
336 .getc = pl01x_serial_getc,
337 .setbrg = pl01x_serial_setbrg,
338};
339
Masahiro Yamada0f925822015-08-12 07:31:55 +0900340#if CONFIG_IS_ENABLED(OF_CONTROL)
Vikas Manocha69751722015-05-06 11:46:29 -0700341static const struct udevice_id pl01x_serial_id[] ={
342 {.compatible = "arm,pl011", .data = TYPE_PL011},
343 {.compatible = "arm,pl010", .data = TYPE_PL010},
344 {}
345};
346
Andre Przywarae3e2d662020-04-27 19:17:59 +0100347#ifndef CONFIG_PL011_CLOCK
348#define CONFIG_PL011_CLOCK 0
349#endif
350
Simon Glassd1998a92020-12-03 16:55:21 -0700351int pl01x_serial_of_to_plat(struct udevice *dev)
Vikas Manocha69751722015-05-06 11:46:29 -0700352{
Simon Glassc69cda22020-12-03 16:55:20 -0700353 struct pl01x_serial_platdata *plat = dev_get_plat(dev);
Andre Przywarae3e2d662020-04-27 19:17:59 +0100354 struct clk clk;
Vikas Manocha69751722015-05-06 11:46:29 -0700355 fdt_addr_t addr;
Andre Przywarae3e2d662020-04-27 19:17:59 +0100356 int ret;
Vikas Manocha69751722015-05-06 11:46:29 -0700357
Masahiro Yamada25484932020-07-17 14:36:48 +0900358 addr = dev_read_addr(dev);
Vikas Manocha69751722015-05-06 11:46:29 -0700359 if (addr == FDT_ADDR_T_NONE)
360 return -EINVAL;
361
362 plat->base = addr;
Andre Przywarae3e2d662020-04-27 19:17:59 +0100363 plat->clock = dev_read_u32_default(dev, "clock", CONFIG_PL011_CLOCK);
364 ret = clk_get_by_index(dev, 0, &clk);
365 if (!ret) {
Michal Simek6c9662d2020-10-13 15:00:24 +0200366 ret = clk_enable(&clk);
367 if (ret && ret != -ENOSYS) {
368 dev_err(dev, "failed to enable clock\n");
369 return ret;
370 }
371
Andre Przywarae3e2d662020-04-27 19:17:59 +0100372 plat->clock = clk_get_rate(&clk);
Michal Simek6c9662d2020-10-13 15:00:24 +0200373 if (IS_ERR_VALUE(plat->clock)) {
374 dev_err(dev, "failed to get rate\n");
375 return plat->clock;
376 }
377 debug("%s: CLK %d\n", __func__, plat->clock);
Andre Przywarae3e2d662020-04-27 19:17:59 +0100378 }
Vikas Manocha69751722015-05-06 11:46:29 -0700379 plat->type = dev_get_driver_data(dev);
Alexander Grafb3111632018-01-25 12:05:49 +0100380 plat->skip_init = dev_read_bool(dev, "skip-init");
381
Vikas Manocha69751722015-05-06 11:46:29 -0700382 return 0;
383}
384#endif
385
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600386U_BOOT_DRIVER(serial_pl01x) = {
387 .name = "serial_pl01x",
388 .id = UCLASS_SERIAL,
Vikas Manocha69751722015-05-06 11:46:29 -0700389 .of_match = of_match_ptr(pl01x_serial_id),
Simon Glassd1998a92020-12-03 16:55:21 -0700390 .of_to_plat = of_match_ptr(pl01x_serial_of_to_plat),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700391 .plat_auto = sizeof(struct pl01x_serial_platdata),
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600392 .probe = pl01x_serial_probe,
393 .ops = &pl01x_serial_ops,
394 .flags = DM_FLAG_PRE_RELOC,
Simon Glass41575d82020-12-03 16:55:17 -0700395 .priv_auto = sizeof(struct pl01x_priv),
Simon Glass8a9cd5a2014-09-22 17:30:58 -0600396};
397
398#endif
Sergey Temerkhanovb81406d2015-10-14 09:54:23 -0700399
400#if defined(CONFIG_DEBUG_UART_PL010) || defined(CONFIG_DEBUG_UART_PL011)
401
402#include <debug_uart.h>
403
404static void _debug_uart_init(void)
405{
406#ifndef CONFIG_DEBUG_UART_SKIP_INIT
407 struct pl01x_regs *regs = (struct pl01x_regs *)CONFIG_DEBUG_UART_BASE;
408 enum pl01x_type type = CONFIG_IS_ENABLED(DEBUG_UART_PL011) ?
409 TYPE_PL011 : TYPE_PL010;
410
411 pl01x_generic_serial_init(regs, type);
412 pl01x_generic_setbrg(regs, type,
413 CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
414#endif
415}
416
417static inline void _debug_uart_putc(int ch)
418{
419 struct pl01x_regs *regs = (struct pl01x_regs *)CONFIG_DEBUG_UART_BASE;
420
421 pl01x_putc(regs, ch);
422}
423
424DEBUG_UART_FUNCS
425
426#endif