blob: 440c2e6a638b998c163b3f8aea91f94e115f516b [file] [log] [blame]
Masahiro Yamada3e98fc12018-04-16 12:35:33 +09001// SPDX-License-Identifier: GPL-2.0+ OR MIT
2//
3// Device Tree Source for UniPhier LD20 Reference Board
4//
5// Copyright (C) 2015-2016 Socionext Inc.
6// Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada7bdd1552016-03-18 16:41:48 +09007
8/dts-v1/;
Masahiro Yamada6c9e46e2017-08-29 12:20:52 +09009#include "uniphier-ld20.dtsi"
10#include "uniphier-ref-daughter.dtsi"
11#include "uniphier-support-card.dtsi"
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090012
13/ {
Masahiro Yamada52159d22016-10-07 16:43:00 +090014 model = "UniPhier LD20 Reference Board";
15 compatible = "socionext,uniphier-ld20-ref", "socionext,uniphier-ld20";
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090016
Masahiro Yamada7ad79c12017-03-13 00:16:40 +090017 chosen {
18 stdout-path = "serial0:115200n8";
19 };
20
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090021 aliases {
22 serial0 = &serial0;
23 serial1 = &serial1;
24 serial2 = &serial2;
25 serial3 = &serial3;
26 i2c0 = &i2c0;
27 i2c1 = &i2c1;
28 i2c2 = &i2c2;
29 i2c3 = &i2c3;
30 i2c4 = &i2c4;
31 i2c5 = &i2c5;
32 };
Masahiro Yamada6c64d502016-04-21 14:43:14 +090033
Masahiro Yamada7ad79c12017-03-13 00:16:40 +090034 memory@80000000 {
Masahiro Yamada6c64d502016-04-21 14:43:14 +090035 device_type = "memory";
36 reg = <0 0x80000000 0 0xc0000000>;
37 };
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090038};
39
40&ethsc {
Masahiro Yamadab443fb42017-11-25 00:25:35 +090041 interrupts = <0 8>;
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090042};
43
44&serial0 {
45 status = "okay";
46};
47
Masahiro Yamadab443fb42017-11-25 00:25:35 +090048&gpio {
49 xirq0 {
50 gpio-hog;
51 gpios = <UNIPHIER_GPIO_IRQ(0) 0>;
52 input;
53 };
54};
55
Masahiro Yamada7bdd1552016-03-18 16:41:48 +090056&i2c0 {
57 status = "okay";
58};
Masahiro Yamada3e98fc12018-04-16 12:35:33 +090059
60&eth {
61 status = "okay";
62 phy-handle = <&ethphy>;
63};
64
65&mdio {
66 ethphy: ethphy@0 {
67 reg = <0>;
68 };
69};
Masahiro Yamadac3d3e2a2018-05-23 00:30:54 +090070
71&pinctrl_ether_rgmii {
72 tx {
73 pins = "RGMII_TXCLK", "RGMII_TXD0", "RGMII_TXD1",
74 "RGMII_TXD2", "RGMII_TXD3", "RGMII_TXCTL";
75 drive-strength = <9>;
76 };
77};