blob: 213e7180a7df619a247e01b2c1283ed17052fb48 [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
2 * (C) Copyright 2000-2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Dave Liu5f820432006-11-03 19:33:44 -06005 * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 *
25 * Change log:
26 *
27 * 20050101: Eran Liberty (liberty@freescale.com)
28 * Initial file creating (porting from 85XX & 8260)
29 */
30
31#include <common.h>
32#include <mpc83xx.h>
33#include <asm/processor.h>
34
Wolfgang Denkd87080b2006-03-31 18:32:53 +020035DECLARE_GLOBAL_DATA_PTR;
36
Eran Libertyf046ccd2005-07-28 10:08:46 -050037/* ----------------------------------------------------------------- */
38
39typedef enum {
40 _unk,
41 _off,
42 _byp,
43 _x8,
44 _x4,
45 _x2,
46 _x1,
47 _1x,
48 _1_5x,
49 _2x,
50 _2_5x,
51 _3x
52} mult_t;
53
54typedef struct {
55 mult_t core_csb_ratio;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060056 mult_t vco_divider;
Eran Libertyf046ccd2005-07-28 10:08:46 -050057} corecnf_t;
58
59corecnf_t corecnf_tab[] = {
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060060 {_byp, _byp}, /* 0x00 */
61 {_byp, _byp}, /* 0x01 */
62 {_byp, _byp}, /* 0x02 */
63 {_byp, _byp}, /* 0x03 */
64 {_byp, _byp}, /* 0x04 */
65 {_byp, _byp}, /* 0x05 */
66 {_byp, _byp}, /* 0x06 */
67 {_byp, _byp}, /* 0x07 */
68 {_1x, _x2}, /* 0x08 */
69 {_1x, _x4}, /* 0x09 */
70 {_1x, _x8}, /* 0x0A */
71 {_1x, _x8}, /* 0x0B */
72 {_1_5x, _x2}, /* 0x0C */
73 {_1_5x, _x4}, /* 0x0D */
74 {_1_5x, _x8}, /* 0x0E */
75 {_1_5x, _x8}, /* 0x0F */
76 {_2x, _x2}, /* 0x10 */
77 {_2x, _x4}, /* 0x11 */
78 {_2x, _x8}, /* 0x12 */
79 {_2x, _x8}, /* 0x13 */
80 {_2_5x, _x2}, /* 0x14 */
81 {_2_5x, _x4}, /* 0x15 */
82 {_2_5x, _x8}, /* 0x16 */
83 {_2_5x, _x8}, /* 0x17 */
84 {_3x, _x2}, /* 0x18 */
85 {_3x, _x4}, /* 0x19 */
86 {_3x, _x8}, /* 0x1A */
87 {_3x, _x8}, /* 0x1B */
Eran Libertyf046ccd2005-07-28 10:08:46 -050088};
89
90/* ----------------------------------------------------------------- */
91
92/*
93 *
94 */
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060095int get_clocks(void)
Eran Libertyf046ccd2005-07-28 10:08:46 -050096{
Timur Tabid239d742006-11-03 12:00:28 -060097 volatile immap_t *im = (immap_t *) CFG_IMMR;
Eran Libertyf046ccd2005-07-28 10:08:46 -050098 u32 pci_sync_in;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060099 u8 spmf;
100 u8 clkin_div;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500101 u32 sccr;
102 u32 corecnf_tab_index;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600103 u8 corepll;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500104 u32 lcrr;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500105
Eran Libertyf046ccd2005-07-28 10:08:46 -0500106 u32 csb_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600107#if defined(CONFIG_MPC8349)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500108 u32 tsec1_clk;
109 u32 tsec2_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500110 u32 usbmph_clk;
111 u32 usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600112#endif
113 u32 core_clk;
114 u32 i2c1_clk;
115 u32 i2c2_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500116 u32 enc_clk;
117 u32 lbiu_clk;
118 u32 lclk_clk;
119 u32 ddr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600120#if defined (CONFIG_MPC8360)
121 u32 qepmf;
122 u32 qepdf;
123 u32 ddr_sec_clk;
124 u32 qe_clk;
125 u32 brg_clk;
126#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500127
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600128 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500129 return -1;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500130
Eran Libertyf046ccd2005-07-28 10:08:46 -0500131 clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500132
Dave Liu5f820432006-11-03 19:33:44 -0600133 if (im->reset.rcwh & HRCWH_PCI_HOST) {
134#if defined(CONFIG_83XX_CLKIN)
135 pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
136#else
137 pci_sync_in = 0xDEADBEEF;
138#endif
139 } else {
140#if defined(CONFIG_83XX_PCICLK)
141 pci_sync_in = CONFIG_83XX_PCICLK;
142#else
143 pci_sync_in = 0xDEADBEEF;
144#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500145 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500146
Dave Liu5f820432006-11-03 19:33:44 -0600147 spmf = ((im->reset.rcwl & RCWL_SPMF) >> RCWL_SPMF_SHIFT);
148 csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
149
Eran Libertyf046ccd2005-07-28 10:08:46 -0500150 sccr = im->clk.sccr;
Dave Liu5f820432006-11-03 19:33:44 -0600151
152#if defined(CONFIG_MPC8349)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500153 switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
154 case 0:
155 tsec1_clk = 0;
156 break;
157 case 1:
158 tsec1_clk = csb_clk;
159 break;
160 case 2:
161 tsec1_clk = csb_clk / 2;
162 break;
163 case 3:
164 tsec1_clk = csb_clk / 3;
165 break;
166 default:
167 /* unkown SCCR_TSEC1CM value */
168 return -4;
169 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500170
Eran Libertyf046ccd2005-07-28 10:08:46 -0500171 switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
172 case 0:
173 tsec2_clk = 0;
174 break;
175 case 1:
176 tsec2_clk = csb_clk;
177 break;
178 case 2:
179 tsec2_clk = csb_clk / 2;
180 break;
181 case 3:
182 tsec2_clk = csb_clk / 3;
183 break;
184 default:
185 /* unkown SCCR_TSEC2CM value */
186 return -5;
187 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500188
Dave Liu5f820432006-11-03 19:33:44 -0600189 i2c1_clk = tsec2_clk;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500190
Eran Libertyf046ccd2005-07-28 10:08:46 -0500191 switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
192 case 0:
193 usbmph_clk = 0;
194 break;
195 case 1:
196 usbmph_clk = csb_clk;
197 break;
198 case 2:
199 usbmph_clk = csb_clk / 2;
200 break;
201 case 3:
202 usbmph_clk = csb_clk / 3;
203 break;
204 default:
205 /* unkown SCCR_USBMPHCM value */
206 return -7;
207 }
208
209 switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
210 case 0:
211 usbdr_clk = 0;
212 break;
213 case 1:
214 usbdr_clk = csb_clk;
215 break;
216 case 2:
217 usbdr_clk = csb_clk / 2;
218 break;
219 case 3:
220 usbdr_clk = csb_clk / 3;
221 break;
222 default:
223 /* unkown SCCR_USBDRCM value */
224 return -8;
225 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500226
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600227 if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
228 /* if USB MPH clock is not disabled and
229 * USB DR clock is not disabled then
230 * USB MPH & USB DR must have the same rate
231 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500232 return -9;
233 }
Dave Liu5f820432006-11-03 19:33:44 -0600234#endif
235#if defined (CONFIG_MPC8360)
236 i2c1_clk = csb_clk;
237#endif
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600238 i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500239
Dave Liu5f820432006-11-03 19:33:44 -0600240 switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
241 case 0:
242 enc_clk = 0;
243 break;
244 case 1:
245 enc_clk = csb_clk;
246 break;
247 case 2:
248 enc_clk = csb_clk / 2;
249 break;
250 case 3:
251 enc_clk = csb_clk / 3;
252 break;
253 default:
254 /* unkown SCCR_ENCCM value */
255 return -6;
256 }
257#if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600258 lbiu_clk = csb_clk *
259 (1 + ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
Dave Liu5f820432006-11-03 19:33:44 -0600260#else
261#error Unknown MPC83xx chip
262#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500263 lcrr = (im->lbus.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
264 switch (lcrr) {
265 case 2:
266 case 4:
267 case 8:
268 lclk_clk = lbiu_clk / lcrr;
269 break;
270 default:
271 /* unknown lcrr */
272 return -10;
273 }
Dave Liu5f820432006-11-03 19:33:44 -0600274#if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600275 ddr_clk = csb_clk *
276 (1 + ((im->reset.rcwl & RCWL_DDRCM) >> RCWL_DDRCM_SHIFT));
Eran Libertyf046ccd2005-07-28 10:08:46 -0500277 corepll = (im->reset.rcwl & RCWL_COREPLL) >> RCWL_COREPLL_SHIFT;
Dave Liu5f820432006-11-03 19:33:44 -0600278#if defined (CONFIG_MPC8360)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600279 ddr_sec_clk = csb_clk * (1 +
280 ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
Dave Liu5f820432006-11-03 19:33:44 -0600281#endif
282#else
283#error Unknown MPC83xx chip
284#endif
285
Eran Libertyf046ccd2005-07-28 10:08:46 -0500286 corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600287 if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
Eran Libertyf046ccd2005-07-28 10:08:46 -0500288 /* corecnf_tab_index is too high, possibly worng value */
289 return -11;
290 }
291 switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
292 case _byp:
293 case _x1:
294 case _1x:
295 core_clk = csb_clk;
296 break;
297 case _1_5x:
298 core_clk = (3 * csb_clk) / 2;
299 break;
300 case _2x:
301 core_clk = 2 * csb_clk;
302 break;
303 case _2_5x:
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600304 core_clk = (5 * csb_clk) / 2;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500305 break;
306 case _3x:
307 core_clk = 3 * csb_clk;
308 break;
309 default:
310 /* unkown core to csb ratio */
311 return -12;
312 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500313
Dave Liu5f820432006-11-03 19:33:44 -0600314#if defined (CONFIG_MPC8360)
315 qepmf = (im->reset.rcwl & RCWL_CEPMF) >> RCWL_CEPMF_SHIFT;
316 qepdf = (im->reset.rcwl & RCWL_CEPDF) >> RCWL_CEPDF_SHIFT;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600317 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
Dave Liu5f820432006-11-03 19:33:44 -0600318 brg_clk = qe_clk / 2;
319#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500320
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600321 gd->csb_clk = csb_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600322#if defined(CONFIG_MPC8349)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600323 gd->tsec1_clk = tsec1_clk;
324 gd->tsec2_clk = tsec2_clk;
325 gd->usbmph_clk = usbmph_clk;
326 gd->usbdr_clk = usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600327#endif
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600328 gd->core_clk = core_clk;
329 gd->i2c1_clk = i2c1_clk;
330 gd->i2c2_clk = i2c2_clk;
331 gd->enc_clk = enc_clk;
332 gd->lbiu_clk = lbiu_clk;
333 gd->lclk_clk = lclk_clk;
334 gd->ddr_clk = ddr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600335#if defined (CONFIG_MPC8360)
336 gd->ddr_sec_clk = ddr_sec_clk;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600337 gd->qe_clk = qe_clk;
338 gd->brg_clk = brg_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600339#endif
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600340 gd->cpu_clk = gd->core_clk;
341 gd->bus_clk = gd->csb_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500342 return 0;
Dave Liu5f820432006-11-03 19:33:44 -0600343
Eran Libertyf046ccd2005-07-28 10:08:46 -0500344}
345
Dave Liuf6eda7f2006-10-25 14:41:21 -0500346ulong get_ddr_clk(ulong dummy)
347{
348 return gd->ddr_clk;
349}
350
Eran Libertyf046ccd2005-07-28 10:08:46 -0500351/********************************************
352 * get_bus_freq
353 * return system bus freq in Hz
354 *********************************************/
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600355ulong get_bus_freq(ulong dummy)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500356{
Eran Libertyf046ccd2005-07-28 10:08:46 -0500357 return gd->csb_clk;
358}
359
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600360int print_clock_conf(void)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500361{
Eran Libertyf046ccd2005-07-28 10:08:46 -0500362 printf("Clock configuration:\n");
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600363 printf(" Coherent System Bus: %4d MHz\n", gd->csb_clk / 1000000);
364 printf(" Core: %4d MHz\n", gd->core_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600365#if defined (CONFIG_MPC8360)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600366 printf(" QE: %4d MHz\n", gd->qe_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600367#endif
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600368 printf(" Local Bus Controller:%4d MHz\n", gd->lbiu_clk / 1000000);
369 printf(" Local Bus: %4d MHz\n", gd->lclk_clk / 1000000);
370 printf(" DDR: %4d MHz\n", gd->ddr_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600371#if defined (CONFIG_MPC8360)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600372 printf(" DDR Secondary: %4d MHz\n", gd->ddr_sec_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600373#endif
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600374 printf(" SEC: %4d MHz\n", gd->enc_clk / 1000000);
375 printf(" I2C1: %4d MHz\n", gd->i2c1_clk / 1000000);
376 printf(" I2C2: %4d MHz\n", gd->i2c2_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600377#if defined(CONFIG_MPC8349)
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600378 printf(" TSEC1: %4d MHz\n", gd->tsec1_clk / 1000000);
379 printf(" TSEC2: %4d MHz\n", gd->tsec2_clk / 1000000);
380 printf(" USB MPH: %4d MHz\n", gd->usbmph_clk / 1000000);
381 printf(" USB DR: %4d MHz\n", gd->usbdr_clk / 1000000);
Dave Liu5f820432006-11-03 19:33:44 -0600382#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500383 return 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500384}