blob: aa999f9a945583a740e75af2e831b56d7406dab4 [file] [log] [blame]
Marek Vasutec33de32011-11-08 23:18:14 +00001/*
2 * Freescale i.MX28 SPI driver
3 *
4 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5 * on behalf of DENX Software Engineering GmbH
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 * NOTE: This driver only supports the SPI-controller chipselects,
23 * GPIO driven chipselects are not supported.
24 */
25
26#include <common.h>
27#include <malloc.h>
28#include <spi.h>
29#include <asm/errno.h>
30#include <asm/io.h>
31#include <asm/arch/clock.h>
32#include <asm/arch/imx-regs.h>
33#include <asm/arch/sys_proto.h>
Marek Vasut7c5e6f72012-07-09 00:48:33 +000034#include <asm/arch/dma.h>
Marek Vasutec33de32011-11-08 23:18:14 +000035
36#define MXS_SPI_MAX_TIMEOUT 1000000
37#define MXS_SPI_PORT_OFFSET 0x2000
Fabio Estevam148ca642012-04-23 08:30:50 +000038#define MXS_SSP_CHIPSELECT_MASK 0x00300000
39#define MXS_SSP_CHIPSELECT_SHIFT 20
Marek Vasutec33de32011-11-08 23:18:14 +000040
Marek Vasut7c5e6f72012-07-09 00:48:33 +000041#define MXSSSP_SMALL_TRANSFER 512
42
Marek Vasutec33de32011-11-08 23:18:14 +000043struct mxs_spi_slave {
44 struct spi_slave slave;
45 uint32_t max_khz;
46 uint32_t mode;
Otavio Salvador9c471142012-08-05 09:05:31 +000047 struct mxs_ssp_regs *regs;
Marek Vasutec33de32011-11-08 23:18:14 +000048};
49
50static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
51{
52 return container_of(slave, struct mxs_spi_slave, slave);
53}
54
55void spi_init(void)
56{
57}
58
Fabio Estevam79cb14a2012-04-23 08:30:49 +000059int spi_cs_is_valid(unsigned int bus, unsigned int cs)
60{
61 /* MXS SPI: 4 ports and 3 chip selects maximum */
Marek Vasut3430e0b2013-02-23 02:42:58 +000062 if (!mxs_ssp_bus_id_valid(bus) || cs > 2)
Fabio Estevam79cb14a2012-04-23 08:30:49 +000063 return 0;
64 else
65 return 1;
66}
67
Marek Vasutec33de32011-11-08 23:18:14 +000068struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
69 unsigned int max_hz, unsigned int mode)
70{
71 struct mxs_spi_slave *mxs_slave;
Otavio Salvador9c471142012-08-05 09:05:31 +000072 struct mxs_ssp_regs *ssp_regs;
Fabio Estevam148ca642012-04-23 08:30:50 +000073 int reg;
Marek Vasutec33de32011-11-08 23:18:14 +000074
Fabio Estevam79cb14a2012-04-23 08:30:49 +000075 if (!spi_cs_is_valid(bus, cs)) {
76 printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
Marek Vasutec33de32011-11-08 23:18:14 +000077 return NULL;
78 }
79
Simon Glassd3504fe2013-03-18 19:23:40 +000080 mxs_slave = spi_alloc_slave(struct mxs_spi_slave, bus, cs);
Marek Vasutec33de32011-11-08 23:18:14 +000081 if (!mxs_slave)
82 return NULL;
83
Marek Vasut3430e0b2013-02-23 02:42:58 +000084 if (mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + bus))
Marek Vasut7c5e6f72012-07-09 00:48:33 +000085 goto err_init;
86
Marek Vasutec33de32011-11-08 23:18:14 +000087 mxs_slave->max_khz = max_hz / 1000;
88 mxs_slave->mode = mode;
Marek Vasut14e26bc2013-01-11 03:19:02 +000089 mxs_slave->regs = mxs_ssp_regs_by_bus(bus);
Fabio Estevam148ca642012-04-23 08:30:50 +000090 ssp_regs = mxs_slave->regs;
Marek Vasutec33de32011-11-08 23:18:14 +000091
Fabio Estevam148ca642012-04-23 08:30:50 +000092 reg = readl(&ssp_regs->hw_ssp_ctrl0);
93 reg &= ~(MXS_SSP_CHIPSELECT_MASK);
94 reg |= cs << MXS_SSP_CHIPSELECT_SHIFT;
95
96 writel(reg, &ssp_regs->hw_ssp_ctrl0);
Marek Vasutec33de32011-11-08 23:18:14 +000097 return &mxs_slave->slave;
Marek Vasut7c5e6f72012-07-09 00:48:33 +000098
99err_init:
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000100 free(mxs_slave);
101 return NULL;
Marek Vasutec33de32011-11-08 23:18:14 +0000102}
103
104void spi_free_slave(struct spi_slave *slave)
105{
106 struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
107 free(mxs_slave);
108}
109
110int spi_claim_bus(struct spi_slave *slave)
111{
112 struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
Otavio Salvador9c471142012-08-05 09:05:31 +0000113 struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
Marek Vasutec33de32011-11-08 23:18:14 +0000114 uint32_t reg = 0;
115
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000116 mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
Marek Vasutec33de32011-11-08 23:18:14 +0000117
118 writel(SSP_CTRL0_BUS_WIDTH_ONE_BIT, &ssp_regs->hw_ssp_ctrl0);
119
120 reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
121 reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
122 reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
123 writel(reg, &ssp_regs->hw_ssp_ctrl1);
124
125 writel(0, &ssp_regs->hw_ssp_cmd0);
126
Otavio Salvadorbf48fcb2013-01-11 03:19:03 +0000127 mxs_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
Marek Vasutec33de32011-11-08 23:18:14 +0000128
129 return 0;
130}
131
132void spi_release_bus(struct spi_slave *slave)
133{
134}
135
Otavio Salvador9c471142012-08-05 09:05:31 +0000136static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
Marek Vasutec33de32011-11-08 23:18:14 +0000137{
138 writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
139 writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
140}
141
Otavio Salvador9c471142012-08-05 09:05:31 +0000142static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
Marek Vasutec33de32011-11-08 23:18:14 +0000143{
144 writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
145 writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
146}
147
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000148static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
149 char *data, int length, int write, unsigned long flags)
Marek Vasutec33de32011-11-08 23:18:14 +0000150{
Otavio Salvador9c471142012-08-05 09:05:31 +0000151 struct mxs_ssp_regs *ssp_regs = slave->regs;
Marek Vasutc7065fa2012-07-09 00:48:31 +0000152
Marek Vasutec33de32011-11-08 23:18:14 +0000153 if (flags & SPI_XFER_BEGIN)
154 mxs_spi_start_xfer(ssp_regs);
155
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000156 while (length--) {
Marek Vasutec33de32011-11-08 23:18:14 +0000157 /* We transfer 1 byte */
Marek Vasutc96e78c2013-02-23 02:42:59 +0000158#if defined(CONFIG_MX23)
159 writel(SSP_CTRL0_XFER_COUNT_MASK, &ssp_regs->hw_ssp_ctrl0_clr);
160 writel(1, &ssp_regs->hw_ssp_ctrl0_set);
161#elif defined(CONFIG_MX28)
Marek Vasutec33de32011-11-08 23:18:14 +0000162 writel(1, &ssp_regs->hw_ssp_xfer_size);
Marek Vasutc96e78c2013-02-23 02:42:59 +0000163#endif
Marek Vasutec33de32011-11-08 23:18:14 +0000164
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000165 if ((flags & SPI_XFER_END) && !length)
Marek Vasutec33de32011-11-08 23:18:14 +0000166 mxs_spi_end_xfer(ssp_regs);
167
Marek Vasutc7065fa2012-07-09 00:48:31 +0000168 if (write)
Marek Vasutec33de32011-11-08 23:18:14 +0000169 writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
170 else
171 writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
172
173 writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
174
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000175 if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
Marek Vasutec33de32011-11-08 23:18:14 +0000176 SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
177 printf("MXS SPI: Timeout waiting for start\n");
Fabio Estevamd9fb6a42012-03-18 17:23:35 +0000178 return -ETIMEDOUT;
Marek Vasutec33de32011-11-08 23:18:14 +0000179 }
180
Marek Vasutc7065fa2012-07-09 00:48:31 +0000181 if (write)
182 writel(*data++, &ssp_regs->hw_ssp_data);
Marek Vasutec33de32011-11-08 23:18:14 +0000183
184 writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
185
Marek Vasutc7065fa2012-07-09 00:48:31 +0000186 if (!write) {
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000187 if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
Marek Vasutec33de32011-11-08 23:18:14 +0000188 SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
189 printf("MXS SPI: Timeout waiting for data\n");
Fabio Estevamd9fb6a42012-03-18 17:23:35 +0000190 return -ETIMEDOUT;
Marek Vasutec33de32011-11-08 23:18:14 +0000191 }
192
Marek Vasutc7065fa2012-07-09 00:48:31 +0000193 *data = readl(&ssp_regs->hw_ssp_data);
194 data++;
Marek Vasutec33de32011-11-08 23:18:14 +0000195 }
196
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000197 if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
Marek Vasutec33de32011-11-08 23:18:14 +0000198 SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
199 printf("MXS SPI: Timeout waiting for finish\n");
Fabio Estevamd9fb6a42012-03-18 17:23:35 +0000200 return -ETIMEDOUT;
Marek Vasutec33de32011-11-08 23:18:14 +0000201 }
202 }
203
204 return 0;
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000205}
206
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000207static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
208 char *data, int length, int write, unsigned long flags)
209{
Marek Vasut2c432142012-08-21 16:17:27 +0000210 const int xfer_max_sz = 0xff00;
211 const int desc_count = DIV_ROUND_UP(length, xfer_max_sz) + 1;
Otavio Salvador9c471142012-08-05 09:05:31 +0000212 struct mxs_ssp_regs *ssp_regs = slave->regs;
Marek Vasut2c432142012-08-21 16:17:27 +0000213 struct mxs_dma_desc *dp;
214 uint32_t ctrl0;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000215 uint32_t cache_data_count;
Marek Vasut88d15552012-08-31 16:07:59 +0000216 const uint32_t dstart = (uint32_t)data;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000217 int dmach;
Marek Vasut2c432142012-08-21 16:17:27 +0000218 int tl;
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000219 int ret = 0;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000220
Marek Vasutc96e78c2013-02-23 02:42:59 +0000221#if defined(CONFIG_MX23)
222 const int mxs_spi_pio_words = 1;
223#elif defined(CONFIG_MX28)
224 const int mxs_spi_pio_words = 4;
225#endif
226
Marek Vasut2c432142012-08-21 16:17:27 +0000227 ALLOC_CACHE_ALIGN_BUFFER(struct mxs_dma_desc, desc, desc_count);
228
229 memset(desc, 0, sizeof(struct mxs_dma_desc) * desc_count);
230
231 ctrl0 = readl(&ssp_regs->hw_ssp_ctrl0);
232 ctrl0 |= SSP_CTRL0_DATA_XFER;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000233
234 if (flags & SPI_XFER_BEGIN)
235 ctrl0 |= SSP_CTRL0_LOCK_CS;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000236 if (!write)
237 ctrl0 |= SSP_CTRL0_READ;
238
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000239 if (length % ARCH_DMA_MINALIGN)
240 cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
241 else
242 cache_data_count = length;
243
Marek Vasut88d15552012-08-31 16:07:59 +0000244 /* Flush data to DRAM so DMA can pick them up */
Marek Vasut2c432142012-08-21 16:17:27 +0000245 if (write)
Marek Vasut88d15552012-08-31 16:07:59 +0000246 flush_dcache_range(dstart, dstart + cache_data_count);
247
248 /* Invalidate the area, so no writeback into the RAM races with DMA */
249 invalidate_dcache_range(dstart, dstart + cache_data_count);
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000250
251 dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
Marek Vasut2c432142012-08-21 16:17:27 +0000252
253 dp = desc;
254 while (length) {
255 dp->address = (dma_addr_t)dp;
256 dp->cmd.address = (dma_addr_t)data;
257
258 /*
259 * This is correct, even though it does indeed look insane.
260 * I hereby have to, wholeheartedly, thank Freescale Inc.,
261 * for always inventing insane hardware and keeping me busy
262 * and employed ;-)
263 */
264 if (write)
265 dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
266 else
267 dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
268
269 /*
270 * The DMA controller can transfer large chunks (64kB) at
271 * time by setting the transfer length to 0. Setting tl to
272 * 0x10000 will overflow below and make .data contain 0.
273 * Otherwise, 0xff00 is the transfer maximum.
274 */
275 if (length >= 0x10000)
276 tl = 0x10000;
277 else
278 tl = min(length, xfer_max_sz);
279
280 dp->cmd.data |=
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000281 ((tl & 0xffff) << MXS_DMA_DESC_BYTES_OFFSET) |
Marek Vasutc96e78c2013-02-23 02:42:59 +0000282 (mxs_spi_pio_words << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
Marek Vasut2c432142012-08-21 16:17:27 +0000283 MXS_DMA_DESC_HALT_ON_TERMINATE |
284 MXS_DMA_DESC_TERMINATE_FLUSH;
Marek Vasut2c432142012-08-21 16:17:27 +0000285
286 data += tl;
287 length -= tl;
288
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000289 if (!length) {
290 dp->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM;
291
292 if (flags & SPI_XFER_END) {
293 ctrl0 &= ~SSP_CTRL0_LOCK_CS;
294 ctrl0 |= SSP_CTRL0_IGNORE_CRC;
295 }
296 }
297
298 /*
Marek Vasutc96e78c2013-02-23 02:42:59 +0000299 * Write CTRL0, CMD0, CMD1 and XFER_SIZE registers in
300 * case of MX28, write only CTRL0 in case of MX23 due
301 * to the difference in register layout. It is utterly
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000302 * essential that the XFER_SIZE register is written on
303 * a per-descriptor basis with the same size as is the
304 * descriptor!
305 */
306 dp->cmd.pio_words[0] = ctrl0;
Marek Vasutc96e78c2013-02-23 02:42:59 +0000307#ifdef CONFIG_MX28
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000308 dp->cmd.pio_words[1] = 0;
309 dp->cmd.pio_words[2] = 0;
310 dp->cmd.pio_words[3] = tl;
Marek Vasutc96e78c2013-02-23 02:42:59 +0000311#endif
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000312
Marek Vasut2c432142012-08-21 16:17:27 +0000313 mxs_dma_desc_append(dmach, dp);
314
315 dp++;
316 }
317
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000318 if (mxs_dma_go(dmach))
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000319 ret = -EINVAL;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000320
321 /* The data arrived into DRAM, invalidate cache over them */
Marek Vasut88d15552012-08-31 16:07:59 +0000322 if (!write)
323 invalidate_dcache_range(dstart, dstart + cache_data_count);
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000324
Marek Vasute9f7eaf2012-08-31 16:08:00 +0000325 return ret;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000326}
327
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000328int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
329 const void *dout, void *din, unsigned long flags)
330{
331 struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
Otavio Salvador9c471142012-08-05 09:05:31 +0000332 struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000333 int len = bitlen / 8;
334 char dummy;
335 int write = 0;
336 char *data = NULL;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000337 int dma = 1;
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000338
Marek Vasutccd4d5a2012-07-09 00:48:32 +0000339 if (bitlen == 0) {
340 if (flags & SPI_XFER_END) {
341 din = (void *)&dummy;
342 len = 1;
343 } else
344 return 0;
345 }
346
347 /* Half-duplex only */
348 if (din && dout)
349 return -EINVAL;
350 /* No data */
351 if (!din && !dout)
352 return 0;
353
354 if (dout) {
355 data = (char *)dout;
356 write = 1;
357 } else if (din) {
358 data = (char *)din;
359 write = 0;
360 }
361
Marek Vasut7c5e6f72012-07-09 00:48:33 +0000362 /*
363 * Check for alignment, if the buffer is aligned, do DMA transfer,
364 * PIO otherwise. This is a temporary workaround until proper bounce
365 * buffer is in place.
366 */
367 if (dma) {
368 if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
369 dma = 0;
370 if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
371 dma = 0;
372 }
373
374 if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
375 writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
376 return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
377 } else {
378 writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
379 return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
380 }
Marek Vasutec33de32011-11-08 23:18:14 +0000381}