blob: 40fef88f98e4a2834c05d28dcc0ae52dec7e9d85 [file] [log] [blame]
Stefan Roesefeaedfc2005-11-15 10:35:59 +01001/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * CMS700.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOM405 1 /* ...on a VOM405 board */
39
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesefeaedfc2005-11-15 10:35:59 +010054
Ben Warren96e21f82008-10-27 23:50:15 -070055#define CONFIG_PPC4xx_EMAC
Stefan Roesefeaedfc2005-11-15 10:35:59 +010056#define CONFIG_NET_MULTI 1
57#undef CONFIG_HAS_ETH1
58
59#define CONFIG_MII 1 /* MII PHY management */
60#define CONFIG_PHY_ADDR 0 /* PHY address */
61#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
62#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
63
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050064/*
65 * BOOTP options
66 */
67#define CONFIG_BOOTP_SUBNETMASK
68#define CONFIG_BOOTP_GATEWAY
69#define CONFIG_BOOTP_HOSTNAME
70#define CONFIG_BOOTP_BOOTPATH
71#define CONFIG_BOOTP_DNS
72#define CONFIG_BOOTP_DNS2
73#define CONFIG_BOOTP_SEND_HOSTNAME
Stefan Roesefeaedfc2005-11-15 10:35:59 +010074
Stefan Roesefeaedfc2005-11-15 10:35:59 +010075
Jon Loeliger49cf7e82007-07-05 19:52:35 -050076/*
77 * Command line configuration.
78 */
79#include <config_cmd_default.h>
Stefan Roesefeaedfc2005-11-15 10:35:59 +010080
Jon Loeliger49cf7e82007-07-05 19:52:35 -050081#define CONFIG_CMD_DHCP
82#define CONFIG_CMD_BSP
83#define CONFIG_CMD_PCI
84#define CONFIG_CMD_IRQ
85#define CONFIG_CMD_ELF
86#define CONFIG_CMD_NAND
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_DATE
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_PING
91#define CONFIG_CMD_EEPROM
92
Stefan Roesefeaedfc2005-11-15 10:35:59 +010093
Stefan Roesefeaedfc2005-11-15 10:35:59 +010094#undef CONFIG_WATCHDOG /* watchdog disabled */
95
96#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
97
98#undef CONFIG_PRAM /* no "protected RAM" */
99
100/*
101 * Miscellaneous configurable options
102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_LONGHELP /* undef to save memory */
104#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
107#ifdef CONFIG_SYS_HUSH_PARSER
108#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100109#endif
110
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500111#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100113#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100115#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
117#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
118#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
125#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100129#define CONFIG_UART1_CONSOLE /* define for uart1 as console */
130
131/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100133 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
134 57600, 115200, 230400, 460800, 921600 }
135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
137#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100140
141#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
142
143#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100146
147/*-----------------------------------------------------------------------
148 * RTC stuff
149 *-----------------------------------------------------------------------
150 */
151#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100153
154/*-----------------------------------------------------------------------
155 * NAND-FLASH stuff
156 *-----------------------------------------------------------------------
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200160#define NAND_BIG_DELAY_US 25
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
163#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
164#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
165#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
168#define CONFIG_SYS_NAND_QUIET 1
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100169
170/*-----------------------------------------------------------------------
171 * PCI stuff
172 *-----------------------------------------------------------------------
173 */
174#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
175#define PCI_HOST_FORCE 1 /* configure as pci host */
176#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
177
178#define CONFIG_PCI /* include pci support */
179#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
180#undef CONFIG_PCI_PNP /* do pci plug-and-play */
181 /* resource configuration */
182
183#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
186#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
187#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
188#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
189#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
190#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
191#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
192#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
193#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100194
195/*
196 * For booting Linux, the board info and command line data
197 * have to be in the first 8 MB of memory, since this is
198 * the maximum mapped by the Linux kernel during initialization.
199 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100201/*-----------------------------------------------------------------------
202 * FLASH organization
203 */
204#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
207#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
210#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
213#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
214#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100215/*
216 * The following defines are added for buggy IOP480 byte interface.
217 * All other boards should use the standard values (CPCI405 etc.)
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
220#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
221#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100224
225#if 0 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
227#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100228#endif
229
230/*-----------------------------------------------------------------------
231 * Start addresses for the final memory configuration
232 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_SDRAM_BASE 0x00000000
236#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
237#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
238#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
239#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
242# define CONFIG_SYS_RAMBOOT 1
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100243#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244# undef CONFIG_SYS_RAMBOOT
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100245#endif
246
247/*-----------------------------------------------------------------------
248 * Environment Variable setup
249 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200250#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200251#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
252#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100253 /* total size of a CAT24WC16 is 2048 bytes */
254
255/*-----------------------------------------------------------------------
256 * I2C EEPROM (CAT24WC16) for environment
257 */
258#define CONFIG_HARD_I2C /* I2c with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
260#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
263#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100264/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
266#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100267 /* 16 byte page write mode using*/
268 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_EEPROM_WREN 1
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100272
273/*-----------------------------------------------------------------------
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100274 * External Bus Controller (EBC) Setup
275 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_PLD_BASE 0xf0000000
277#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100278
279/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_EBC_PB0AP 0x92015480
281#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100282
283/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB1AP 0x92015480
285#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100286
287/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
289#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100290
291/*-----------------------------------------------------------------------
292 * FPGA stuff
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
295#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100296
297/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
299#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
300#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
301#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
302#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100303
304/*-----------------------------------------------------------------------
305 * Definitions for initial stack pointer and data area (in data cache)
306 */
307/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_TEMP_STACK_OCM 1
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100309
310/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
312#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
313#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
314#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100315
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
317#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
318#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100319
320/*-----------------------------------------------------------------------
321 * Definitions for GPIO setup (PPC405EP specific)
322 *
323 * GPIO0[0] - External Bus Controller BLAST output
324 * GPIO0[1-9] - Instruction trace outputs -> GPIO
325 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
326 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
327 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
328 * GPIO0[24-27] - UART0 control signal inputs/outputs
329 * GPIO0[28-29] - UART1 data signal input/output
330 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
331 */
332/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
333/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
334/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
335/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_GPIO0_OSRH 0x40000500 /* 0 ... 15 */
337#define CONFIG_SYS_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
338#define CONFIG_SYS_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
339#define CONFIG_SYS_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
340#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
341#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
342#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */
345#define CONFIG_SYS_PLD_RESET (0x80000000 >> 12) /* GPIO12 */
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100346
347/*
348 * Internal Definitions
349 *
350 * Boot Flags
351 */
352#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
353#define BOOTFLAG_WARM 0x02 /* Software reboot */
354
355/*
356 * Default speed selection (cpu_plb_opb_ebc) in mhz.
357 * This value will be set if iic boot eprom is disabled.
358 */
359#if 0
360#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
361#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
362#endif
363#if 0
364#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
365#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
366#endif
367#if 1
368#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
369#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
370#endif
371
372#endif /* __CONFIG_H */