blob: 99e920b46a1fae7594d011b5ae06dd4852f4e511 [file] [log] [blame]
Dirk Eibacha605ea72010-10-21 10:50:05 +02001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibacha605ea72010-10-21 10:50:05 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibacha605ea72010-10-21 10:50:05 +020012#define CONFIG_IOCON 1 /* on a IoCon board */
13
14#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
16/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME iocon
Dirk Eibacha605ea72010-10-21 10:50:05 +020020#include "amcc-common.h"
21
Tom Rini57e5eca2016-01-19 13:01:59 -050022/* Reclaim some space. */
23#undef CONFIG_SYS_LONGHELP
24
Dirk Eibach6e9e6c32012-04-26 03:54:22 +000025#define CONFIG_BOARD_EARLY_INIT_R
Dirk Eibacha605ea72010-10-21 10:50:05 +020026#define CONFIG_LAST_STAGE_INIT
27
28#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
29
30/*
31 * Configure PLL
32 */
33#define PLLMR0_DEFAULT PLLMR0_266_133_66
34#define PLLMR1_DEFAULT PLLMR1_266_133_66
35
Dirk Eibacha605ea72010-10-21 10:50:05 +020036#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
37
38/*
39 * Default environment variables
40 */
41#define CONFIG_EXTRA_ENV_SETTINGS \
42 CONFIG_AMCC_DEF_ENV \
43 CONFIG_AMCC_DEF_ENV_POWERPC \
44 CONFIG_AMCC_DEF_ENV_NOR_UPD \
45 "kernel_addr=fc000000\0" \
46 "fdt_addr=fc1e0000\0" \
47 "ramdisk_addr=fc200000\0" \
48 ""
49
50#define CONFIG_PHY_ADDR 4 /* PHY address */
51#define CONFIG_HAS_ETH0
52#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
53
54/*
55 * Commands additional to the ones defined in amcc-common.h
56 */
Dirk Eibacha605ea72010-10-21 10:50:05 +020057
58/*
59 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
60 */
61#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
62
63/* SDRAM timings used in datasheet */
64#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
65#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
66#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
67#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
68#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
69
70/*
71 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
72 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
73 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
74 * The Linux BASE_BAUD define should match this configuration.
75 * baseBaud = cpuClock/(uartDivisor*16)
76 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
77 * set Linux BASE_BAUD to 403200.
78 */
79#define CONFIG_CONS_INDEX 1 /* Use UART0 */
80#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
81#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
82#define CONFIG_SYS_BASE_BAUD 691200
83
84/*
85 * I2C stuff
86 */
Heiko Schocherea818db2013-01-29 08:53:15 +010087#define CONFIG_SYS_I2C
Dirk Eibach880540d2013-04-25 02:40:01 +000088#define CONFIG_SYS_I2C_PPC4XX
89#define CONFIG_SYS_I2C_PPC4XX_CH0
90#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
91#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Dirk Eibachb46226b2014-07-03 09:28:18 +020092#define CONFIG_SYS_I2C_IHS
Dirk Eibacha605ea72010-10-21 10:50:05 +020093
Dirk Eibache50e8962013-07-25 19:28:13 +020094#define CONFIG_SYS_I2C_SPEED 400000
Dirk Eibachb46226b2014-07-03 09:28:18 +020095#define CONFIG_SYS_SPD_BUS_NUM 4
Dirk Eibache50e8962013-07-25 19:28:13 +020096
97#define CONFIG_PCA953X /* NXP PCA9554 */
98#define CONFIG_PCA9698 /* NXP PCA9698 */
99
Dirk Eibachb46226b2014-07-03 09:28:18 +0200100#define CONFIG_SYS_I2C_IHS_CH0
101#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
102#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
103#define CONFIG_SYS_I2C_IHS_CH1
104#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
105#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
106#define CONFIG_SYS_I2C_IHS_CH2
107#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
108#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
109#define CONFIG_SYS_I2C_IHS_CH3
110#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
111#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
112
Dirk Eibacha605ea72010-10-21 10:50:05 +0200113/*
114 * Software (bit-bang) I2C driver configuration
115 */
Dirk Eibache50e8962013-07-25 19:28:13 +0200116#define CONFIG_SYS_I2C_SOFT
117#define CONFIG_SYS_I2C_SOFT_SPEED 50000
118#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
119#define I2C_SOFT_DECLARATIONS2
120#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
121#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
122#define I2C_SOFT_DECLARATIONS3
123#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
124#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
125#define I2C_SOFT_DECLARATIONS4
126#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
127#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
128
Dirk Eibachb46226b2014-07-03 09:28:18 +0200129#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
130#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
131#define CONFIG_SYS_DP501_I2C {0, 1, 2, 3}
Dirk Eibacha605ea72010-10-21 10:50:05 +0200132
133#ifndef __ASSEMBLY__
Dirk Eibache50e8962013-07-25 19:28:13 +0200134void fpga_gpio_set(unsigned int bus, int pin);
135void fpga_gpio_clear(unsigned int bus, int pin);
136int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibacha605ea72010-10-21 10:50:05 +0200137#endif
138
139#define I2C_ACTIVE { }
140#define I2C_TRISTATE { }
Dirk Eibache50e8962013-07-25 19:28:13 +0200141#define I2C_READ \
142 (fpga_gpio_get(I2C_ADAP_HWNR, 0x0040) ? 1 : 0)
143#define I2C_SDA(bit) \
144 do { \
145 if (bit) \
146 fpga_gpio_set(I2C_ADAP_HWNR, 0x0040); \
147 else \
148 fpga_gpio_clear(I2C_ADAP_HWNR, 0x0040); \
149 } while (0)
150#define I2C_SCL(bit) \
151 do { \
152 if (bit) \
153 fpga_gpio_set(I2C_ADAP_HWNR, 0x0020); \
154 else \
155 fpga_gpio_clear(I2C_ADAP_HWNR, 0x0020); \
156 } while (0)
Dirk Eibacha605ea72010-10-21 10:50:05 +0200157#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
158
159/*
160 * FLASH organization
161 */
162#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
163#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
164
165#define CONFIG_SYS_FLASH_BASE 0xFC000000
166#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
167
168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
170
171#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
172#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
173
174#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
Dirk Eibacha605ea72010-10-21 10:50:05 +0200175
176#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
177#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
178
179#ifdef CONFIG_ENV_IS_IN_FLASH
180#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
181#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
182#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
183
184/* Address and size of Redundant Environment Sector */
185#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
186#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
187#endif
188
189/*
190 * PPC405 GPIO Configuration
191 */
192#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
193{ \
194/* GPIO Core 0 */ \
195{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
196{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
197{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
198{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
199{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
200{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
201{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
202{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
203{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
204{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
205{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
206{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
207{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
208{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
209{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
210{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
211{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
212{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
213{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
214{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
215{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
216{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
217{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
218{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
219{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
220{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
221{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
222{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
223{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
224{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
225{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
226{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
227} \
228}
229
230/*
231 * Definitions for initial stack pointer and data area (in data cache)
232 */
233/* use on chip memory (OCM) for temperary stack until sdram is tested */
234#define CONFIG_SYS_TEMP_STACK_OCM 1
235
236/* On Chip Memory location */
237#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
238#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
239#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
York Sunb39d1212016-04-06 13:22:10 -0700240#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
Dirk Eibacha605ea72010-10-21 10:50:05 +0200241
Dirk Eibacha605ea72010-10-21 10:50:05 +0200242#define CONFIG_SYS_GBL_DATA_OFFSET \
York Sunb39d1212016-04-06 13:22:10 -0700243 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibacha605ea72010-10-21 10:50:05 +0200244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
245
246/*
247 * External Bus Controller (EBC) Setup
248 */
249
250/* Memory Bank 0 (NOR-FLASH) initialization */
251#define CONFIG_SYS_EBC_PB0AP 0xa382a880
252#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
253
254/* Memory Bank 1 (NVRAM) initializatio */
255#define CONFIG_SYS_EBC_PB1AP 0x92015480
256#define CONFIG_SYS_EBC_PB1CR 0xFB858000
257
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100258/* Memory Bank 2 (FPGA0) initialization */
259#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibacha605ea72010-10-21 10:50:05 +0200260#define CONFIG_SYS_EBC_PB2AP 0x02825080
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100261#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA0_BASE | 0x1a000)
Dirk Eibacha605ea72010-10-21 10:50:05 +0200262
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100263#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
264#define CONFIG_SYS_FPGA_DONE(k) 0x0010
265
266#define CONFIG_SYS_FPGA_COUNT 1
Dirk Eibacha605ea72010-10-21 10:50:05 +0200267
Dirk Eibache50e8962013-07-25 19:28:13 +0200268#define CONFIG_SYS_MCLINK_MAX 3
Dirk Eibachaba27ac2013-06-26 16:04:26 +0200269
Dirk Eibache50e8962013-07-25 19:28:13 +0200270#define CONFIG_SYS_FPGA_PTR \
271 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
Dirk Eibachaba27ac2013-06-26 16:04:26 +0200272
Dirk Eibacha605ea72010-10-21 10:50:05 +0200273/* Memory Bank 3 (Latches) initialization */
274#define CONFIG_SYS_LATCH_BASE 0x7f200000
275#define CONFIG_SYS_EBC_PB3AP 0x02025080
276#define CONFIG_SYS_EBC_PB3CR 0x7f21a000
277
278#define CONFIG_SYS_LATCH0_RESET 0xffef
279#define CONFIG_SYS_LATCH0_BOOT 0xffff
280#define CONFIG_SYS_LATCH1_RESET 0xffff
281#define CONFIG_SYS_LATCH1_BOOT 0xffff
282
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100283/*
284 * OSD Setup
285 */
286#define CONFIG_SYS_MPC92469AC
Dirk Eibache50e8962013-07-25 19:28:13 +0200287#define CONFIG_SYS_OSD_SCREENS 1
Dirk Eibachedfe9fe2014-07-03 09:28:17 +0200288#define CONFIG_SYS_DP501_DIFFERENTIAL
289#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
Dirk Eibache50e8962013-07-25 19:28:13 +0200290
291#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
292#define CONFIG_BITBANGMII_MULTI
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100293
Dirk Eibacha605ea72010-10-21 10:50:05 +0200294#endif /* __CONFIG_H */