blob: 739c1629a2711f2aa6b30f0cf5142a9fba994988 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seec5c1af22013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seec5c1af22013-12-30 18:26:14 -06004 */
5
6#include <common.h>
Marek Vasutc35ed772015-11-30 20:41:04 +01007#include <asm/arch/clock_manager.h>
Marek Vasutc35ed772015-11-30 20:41:04 +01008#include <asm/arch/system_manager.h>
Marek Vasut12ea13a2018-08-01 18:28:35 +02009#include <clk.h>
Marek Vasutc35ed772015-11-30 20:41:04 +010010#include <dm.h>
Chin Liang Seec5c1af22013-12-30 18:26:14 -060011#include <dwmmc.h>
Pavel Machek498d1a62014-09-08 14:08:45 +020012#include <errno.h>
Marek Vasutc35ed772015-11-30 20:41:04 +010013#include <fdtdec.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090014#include <linux/libfdt.h>
Marek Vasutc35ed772015-11-30 20:41:04 +010015#include <linux/err.h>
16#include <malloc.h>
Ley Foon Tan2d4d6932018-06-14 18:45:21 +080017#include <reset.h>
Marek Vasutc35ed772015-11-30 20:41:04 +010018
19DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seec5c1af22013-12-30 18:26:14 -060020
21static const struct socfpga_clock_manager *clock_manager_base =
22 (void *)SOCFPGA_CLKMGR_ADDRESS;
23static const struct socfpga_system_manager *system_manager_base =
24 (void *)SOCFPGA_SYSMGR_ADDRESS;
25
Simon Glassf1a485a2016-07-05 17:10:16 -060026struct socfpga_dwmci_plat {
27 struct mmc_config cfg;
28 struct mmc mmc;
29};
30
Marek Vasutc35ed772015-11-30 20:41:04 +010031/* socfpga implmentation specific driver private data */
Chin Liang See9a414042015-11-26 09:43:43 +080032struct dwmci_socfpga_priv_data {
Marek Vasutc35ed772015-11-30 20:41:04 +010033 struct dwmci_host host;
34 unsigned int drvsel;
35 unsigned int smplsel;
Chin Liang See9a414042015-11-26 09:43:43 +080036};
37
Ley Foon Tan2d4d6932018-06-14 18:45:21 +080038static void socfpga_dwmci_reset(struct udevice *dev)
39{
40 struct reset_ctl_bulk reset_bulk;
41 int ret;
42
43 ret = reset_get_bulk(dev, &reset_bulk);
44 if (ret) {
45 dev_warn(dev, "Can't get reset: %d\n", ret);
46 return;
47 }
48
49 reset_deassert_bulk(&reset_bulk);
50}
51
Chin Liang See9a414042015-11-26 09:43:43 +080052static void socfpga_dwmci_clksel(struct dwmci_host *host)
53{
54 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyena1684b62015-12-02 13:31:33 -060055 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
56 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seec5c1af22013-12-30 18:26:14 -060057
58 /* Disable SDMMC clock. */
Pavel Machek51fb4552014-07-19 23:57:59 +020059 clrbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seec5c1af22013-12-30 18:26:14 -060060 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
61
Chin Liang See9a414042015-11-26 09:43:43 +080062 debug("%s: drvsel %d smplsel %d\n", __func__,
63 priv->drvsel, priv->smplsel);
Dinh Nguyena1684b62015-12-02 13:31:33 -060064 writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
Chin Liang Seec5c1af22013-12-30 18:26:14 -060065
66 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
67 readl(&system_manager_base->sdmmcgrp_ctrl));
68
69 /* Enable SDMMC clock */
Pavel Machek51fb4552014-07-19 23:57:59 +020070 setbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seec5c1af22013-12-30 18:26:14 -060071 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
72}
73
Marek Vasut12ea13a2018-08-01 18:28:35 +020074static int socfpga_dwmmc_get_clk_rate(struct udevice *dev)
Chin Liang Seec5c1af22013-12-30 18:26:14 -060075{
Marek Vasutc35ed772015-11-30 20:41:04 +010076 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
77 struct dwmci_host *host = &priv->host;
Marek Vasut12ea13a2018-08-01 18:28:35 +020078#if CONFIG_IS_ENABLED(CLK)
79 struct clk clk;
80 int ret;
Pavel Machek498d1a62014-09-08 14:08:45 +020081
Marek Vasut12ea13a2018-08-01 18:28:35 +020082 ret = clk_get_by_index(dev, 1, &clk);
83 if (ret)
84 return ret;
85
86 host->bus_hz = clk_get_rate(&clk);
87
88 clk_free(&clk);
89#else
90 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
91 host->bus_hz = cm_get_mmc_controller_clk_hz();
92#endif
93 if (host->bus_hz == 0) {
Marek Vasutc35ed772015-11-30 20:41:04 +010094 printf("DWMMC: MMC clock is zero!");
Pavel Machek498d1a62014-09-08 14:08:45 +020095 return -EINVAL;
96 }
Pavel Machek78606492014-07-21 13:30:19 +020097
Marek Vasut12ea13a2018-08-01 18:28:35 +020098 return 0;
99}
100
101static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
102{
103 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
104 struct dwmci_host *host = &priv->host;
105 int fifo_depth;
106
Simon Glasse160f7d2017-01-17 16:52:55 -0700107 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutc35ed772015-11-30 20:41:04 +0100108 "fifo-depth", 0);
Marek Vasut129adf52015-07-25 10:48:14 +0200109 if (fifo_depth < 0) {
Marek Vasutc35ed772015-11-30 20:41:04 +0100110 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut129adf52015-07-25 10:48:14 +0200111 return -EINVAL;
112 }
113
Marek Vasutc35ed772015-11-30 20:41:04 +0100114 host->name = dev->name;
Simon Glassa821c4a2017-05-17 17:18:05 -0600115 host->ioaddr = (void *)devfdt_get_addr(dev);
Simon Glasse160f7d2017-01-17 16:52:55 -0700116 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutc35ed772015-11-30 20:41:04 +0100117 "bus-width", 4);
Chin Liang Seec5c1af22013-12-30 18:26:14 -0600118 host->clksel = socfpga_dwmci_clksel;
Marek Vasutc35ed772015-11-30 20:41:04 +0100119
120 /*
121 * TODO(sjg@chromium.org): Remove the need for this hack.
122 * We only have one dwmmc block on gen5 SoCFPGA.
123 */
124 host->dev_index = 0;
Chin Liang Seec5c1af22013-12-30 18:26:14 -0600125 host->fifoth_val = MSIZE(0x2) |
Marek Vasut129adf52015-07-25 10:48:14 +0200126 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glasse160f7d2017-01-17 16:52:55 -0700127 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutc35ed772015-11-30 20:41:04 +0100128 "drvsel", 3);
Simon Glasse160f7d2017-01-17 16:52:55 -0700129 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutc35ed772015-11-30 20:41:04 +0100130 "smplsel", 0);
Chin Liang See9a414042015-11-26 09:43:43 +0800131 host->priv = priv;
Chin Liang Seec5c1af22013-12-30 18:26:14 -0600132
Marek Vasut129adf52015-07-25 10:48:14 +0200133 return 0;
134}
135
Marek Vasutc35ed772015-11-30 20:41:04 +0100136static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut129adf52015-07-25 10:48:14 +0200137{
Simon Glassf1a485a2016-07-05 17:10:16 -0600138#ifdef CONFIG_BLK
139 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
140#endif
Marek Vasutc35ed772015-11-30 20:41:04 +0100141 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
142 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
143 struct dwmci_host *host = &priv->host;
Marek Vasut12ea13a2018-08-01 18:28:35 +0200144 int ret;
145
146 ret = socfpga_dwmmc_get_clk_rate(dev);
147 if (ret)
148 return ret;
Simon Glassf1a485a2016-07-05 17:10:16 -0600149
Ley Foon Tan2d4d6932018-06-14 18:45:21 +0800150 socfpga_dwmci_reset(dev);
151
Simon Glassf1a485a2016-07-05 17:10:16 -0600152#ifdef CONFIG_BLK
Jaehoon Chunge5113c32016-09-23 19:13:16 +0900153 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassf1a485a2016-07-05 17:10:16 -0600154 host->mmc = &plat->mmc;
155#else
Marek Vasut129adf52015-07-25 10:48:14 +0200156
Marek Vasutc35ed772015-11-30 20:41:04 +0100157 ret = add_dwmci(host, host->bus_hz, 400000);
158 if (ret)
159 return ret;
Simon Glassf1a485a2016-07-05 17:10:16 -0600160#endif
161 host->mmc->priv = &priv->host;
Marek Vasutc35ed772015-11-30 20:41:04 +0100162 upriv->mmc = host->mmc;
Simon Glasscffe5d82016-05-01 13:52:34 -0600163 host->mmc->dev = dev;
Marek Vasut129adf52015-07-25 10:48:14 +0200164
Patrick Bruenn55118ec2018-03-06 09:07:23 +0100165 return dwmci_probe(dev);
Marek Vasut129adf52015-07-25 10:48:14 +0200166}
Marek Vasutc35ed772015-11-30 20:41:04 +0100167
Simon Glassf1a485a2016-07-05 17:10:16 -0600168static int socfpga_dwmmc_bind(struct udevice *dev)
169{
170#ifdef CONFIG_BLK
171 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
172 int ret;
173
174 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
175 if (ret)
176 return ret;
177#endif
178
179 return 0;
180}
181
Marek Vasutc35ed772015-11-30 20:41:04 +0100182static const struct udevice_id socfpga_dwmmc_ids[] = {
183 { .compatible = "altr,socfpga-dw-mshc" },
184 { }
185};
186
187U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
188 .name = "socfpga_dwmmc",
189 .id = UCLASS_MMC,
190 .of_match = socfpga_dwmmc_ids,
191 .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
Sylvain Lesnef55ae192016-10-24 18:24:37 +0200192 .ops = &dm_dwmci_ops,
Simon Glassf1a485a2016-07-05 17:10:16 -0600193 .bind = socfpga_dwmmc_bind,
Marek Vasutc35ed772015-11-30 20:41:04 +0100194 .probe = socfpga_dwmmc_probe,
195 .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
Sylvain Lesnef55ae192016-10-24 18:24:37 +0200196 .platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
Marek Vasutc35ed772015-11-30 20:41:04 +0100197};