blob: 85b1c1544e8e382f3d16c9866cecd0b2662eca85 [file] [log] [blame]
TsiChungLiew1552af72008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew1552af72008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew1552af72008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew1552af72008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewa21d0c22008-10-21 15:37:02 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiew1552af72008-01-14 17:43:33 -060026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
TsiChungLiew1552af72008-01-14 17:43:33 -060040#define CONFIG_CMD_DATE
TsiChungLiew1552af72008-01-14 17:43:33 -060041#define CONFIG_CMD_JFFS2
TsiChungLiew1552af72008-01-14 17:43:33 -060042#define CONFIG_CMD_REGINFO
TsiChungLiew1552af72008-01-14 17:43:33 -060043#undef CONFIG_CMD_BMP
44
TsiChung Liewa21d0c22008-10-21 15:37:02 +000045#define CONFIG_HOSTNAME M52277EVB
46#define CONFIG_SYS_UBOOT_END 0x3FFFF
47#define CONFIG_SYS_LOAD_ADDR2 0x40010007
48#ifdef CONFIG_SYS_STMICRO_BOOT
49/* ST Micro serial flash */
TsiChungLiew1552af72008-01-14 17:43:33 -060050#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +020051 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000052 "loadaddr=0x40010000\0" \
53 "uboot=u-boot.bin\0" \
54 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut5368c552012-09-23 17:41:24 +020055 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew1552af72008-01-14 17:43:33 -060056 "upd=run load; run prog\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000057 "prog=sf probe 0:2 10000 1;" \
58 "sf erase 0 30000;" \
59 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew1552af72008-01-14 17:43:33 -060060 "save\0" \
61 ""
TsiChung Liewa21d0c22008-10-21 15:37:02 +000062#endif
63#ifdef CONFIG_SYS_SPANSION_BOOT
64#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +020065 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000066 "loadaddr=0x40010000\0" \
67 "uboot=u-boot.bin\0" \
68 "load=loadb ${loadaddr} ${baudrate}\0" \
69 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020070 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
71 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
72 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
73 __stringify(CONFIG_SYS_UBOOT_END) ";" \
74 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000075 " ${filesize}; save\0" \
76 "updsbf=run loadsbf; run progsbf\0" \
77 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut5368c552012-09-23 17:41:24 +020078 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000079 "progsbf=sf probe 0:2 10000 1;" \
80 "sf erase 0 30000;" \
81 "sf write ${loadaddr} 0 30000;" \
82 ""
83#endif
TsiChungLiew1552af72008-01-14 17:43:33 -060084
TsiChung Liewa21d0c22008-10-21 15:37:02 +000085#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew1552af72008-01-14 17:43:33 -060086/* LCD */
87#ifdef CONFIG_CMD_BMP
88#define CONFIG_LCD
89#define CONFIG_SPLASH_SCREEN
90#define CONFIG_LCD_LOGO
91#define CONFIG_SHARP_LQ035Q7DH06
92#endif
93
94/* USB */
95#ifdef CONFIG_CMD_USB
96#define CONFIG_USB_EHCI
97#define CONFIG_USB_STORAGE
98#define CONFIG_DOS_PARTITION
99#define CONFIG_MAC_PARTITION
100#define CONFIG_ISO_PARTITION
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000101#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew1552af72008-01-14 17:43:33 -0600103#endif
104
105/* Realtime clock */
106#define CONFIG_MCFRTC
107#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew1552af72008-01-14 17:43:33 -0600109
110/* Timer */
111#define CONFIG_MCFTMR
112#undef CONFIG_MCFPIT
113
114/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200115#define CONFIG_SYS_I2C
116#define CONFIG_SYS_I2C_FSL
117#define CONFIG_SYS_FSL_I2C_SPEED 80000
118#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
119#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000120#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
121
122/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000123#define CONFIG_CF_SPI
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000124#define CONFIG_CF_DSPI
125#define CONFIG_HARD_SPI
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000126#define CONFIG_SYS_SBFHDR_SIZE 0x7
127#ifdef CONFIG_CMD_SPI
128# define CONFIG_SYS_DSPI_CS2
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000129
TsiChung Liewee0a8462009-06-30 14:18:29 +0000130# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
131 DSPI_CTAR_PCSSCK_1CLK | \
132 DSPI_CTAR_PASC(0) | \
133 DSPI_CTAR_PDT(0) | \
134 DSPI_CTAR_CSSCK(0) | \
135 DSPI_CTAR_ASC(0) | \
136 DSPI_CTAR_DT(1))
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000137#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600138
139/* Input, PCI, Flexbus, and VCO */
140#define CONFIG_EXTRA_CLOCK
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew1552af72008-01-14 17:43:33 -0600143
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000144#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew1552af72008-01-14 17:43:33 -0600145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew1552af72008-01-14 17:43:33 -0600147
148#if defined(CONFIG_CMD_KGDB)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000149#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600150#else
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000151#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600152#endif
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000153#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
154#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600156
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000157#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew1552af72008-01-14 17:43:33 -0600158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew1552af72008-01-14 17:43:33 -0600160
161/*
162 * Low Level Configuration Settings
163 * (address mappings, register initial values, etc.)
164 * You should know what you are doing if you make changes here.
165 */
166
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000167/*
TsiChungLiew1552af72008-01-14 17:43:33 -0600168 * Definitions for initial stack pointer and data area (in DPRAM)
169 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200171#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000172#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200173#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000174#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk553f0982010-10-26 13:32:32 +0200175#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew1552af72008-01-14 17:43:33 -0600176
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000177/*
TsiChungLiew1552af72008-01-14 17:43:33 -0600178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew1552af72008-01-14 17:43:33 -0600181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_SDRAM_BASE 0x40000000
183#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
184#define CONFIG_SYS_SDRAM_CFG1 0x43711630
185#define CONFIG_SYS_SDRAM_CFG2 0x56670000
186#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
187#define CONFIG_SYS_SDRAM_EMOD 0x81810000
188#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000189#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew1552af72008-01-14 17:43:33 -0600190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
192#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew1552af72008-01-14 17:43:33 -0600193
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000194#ifdef CONFIG_CF_SBF
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200195# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000196#else
197# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
198#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
200#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
201#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew1552af72008-01-14 17:43:33 -0600202
203/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000205#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew1552af72008-01-14 17:43:33 -0600206
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000207/*
208 * Configuration for environment
Jason Jin27f7ae72011-10-27 15:44:52 +0800209 * Environment is not embedded in u-boot. First time runing may have env
210 * crc error warning if there is no correct environment on the flash.
TsiChungLiew1552af72008-01-14 17:43:33 -0600211 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000212#ifdef CONFIG_CF_SBF
213# define CONFIG_ENV_IS_IN_SPI_FLASH
214# define CONFIG_ENV_SPI_CS 2
215#else
216# define CONFIG_ENV_IS_IN_FLASH 1
217#endif
218#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew1552af72008-01-14 17:43:33 -0600219
220/*-----------------------------------------------------------------------
221 * FLASH organization
222 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000223#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000224# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin27f7ae72011-10-27 15:44:52 +0800225# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000226# define CONFIG_ENV_OFFSET 0x30000
227# define CONFIG_ENV_SIZE 0x1000
228# define CONFIG_ENV_SECT_SIZE 0x10000
229#endif
230#ifdef CONFIG_SYS_SPANSION_BOOT
231# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
232# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin27f7ae72011-10-27 15:44:52 +0800233# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000234# define CONFIG_ENV_SIZE 0x1000
235# define CONFIG_ENV_SECT_SIZE 0x8000
236#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_CFI
239#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200240# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000241# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
242# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
244# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
245# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
246# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
247# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
248# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000249# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew1552af72008-01-14 17:43:33 -0600250#endif
251
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200252#define LDS_BOARD_TEXT \
253 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
254 arch/m68k/lib/built-in.o (.text*)
255
TsiChungLiew1552af72008-01-14 17:43:33 -0600256/*
257 * This is setting for JFFS2 support in u-boot.
258 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
259 */
260#ifdef CONFIG_CMD_JFFS2
261# define CONFIG_JFFS2_DEV "nor0"
262# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew1552af72008-01-14 17:43:33 -0600264#endif
265
266/*-----------------------------------------------------------------------
267 * Cache Configuration
268 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000269#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew1552af72008-01-14 17:43:33 -0600270
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600271#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200272 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600273#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200274 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600275#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
276#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
277 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
278 CF_ACR_EN | CF_ACR_SM_ALL)
279#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
280 CF_CACR_DISD | CF_CACR_INVI | \
281 CF_CACR_CEIB | CF_CACR_DCM | \
282 CF_CACR_EUSP)
283
TsiChungLiew1552af72008-01-14 17:43:33 -0600284/*-----------------------------------------------------------------------
285 * Memory bank definitions
286 */
287/*
288 * CS0 - NOR Flash
289 * CS1 - Available
290 * CS2 - Available
291 * CS3 - Available
292 * CS4 - Available
293 * CS5 - Available
294 */
295
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000296#ifdef CONFIG_CF_SBF
297#define CONFIG_SYS_CS0_BASE 0x04000000
298#define CONFIG_SYS_CS0_MASK 0x00FF0001
299#define CONFIG_SYS_CS0_CTRL 0x00001FA0
300#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_CS0_BASE 0x00000000
302#define CONFIG_SYS_CS0_MASK 0x00FF0001
303#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000304#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600305
306#endif /* _M52277EVB_H */