blob: 89a2d229da5cad295faac0396c36c997181995a8 [file] [log] [blame]
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090014#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020015#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020016
Wolfgang Denk2ae18242010-10-06 09:05:45 +020017#define CONFIG_SYS_TEXT_BASE 0xfc000000
18
Becky Bruce31d82672008-05-08 19:02:12 -050019#define CONFIG_HIGH_BATS 1 /* High BATs supported */
20
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020021/*
22 * Supported commands
23 */
Wolfgang Denkafaac862007-08-12 14:27:39 +020024#define CONFIG_CMD_DATE
Wolfgang Denkafaac862007-08-12 14:27:39 +020025#define CONFIG_CMD_DIAG
Wolfgang Denkafaac862007-08-12 14:27:39 +020026#define CONFIG_CMD_JFFS2
Wolfgang Denkafaac862007-08-12 14:27:39 +020027#define CONFIG_CMD_REGINFO
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020028
29/*
30 * Serial console configuration
31 */
32#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020034
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020035/*
36 * Ethernet configuration
37 */
38#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -080039#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020040#define CONFIG_PHY_ADDR 0x00
41#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020043#define CONFIG_MISC_INIT_R 1
44#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
45
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020046/*
47 * POST support
48 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020050#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
51/* List of I2C addresses to be verified by POST */
Peter Tyser60aaaa02010-10-22 00:20:30 -050052#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
53 CONFIG_SYS_I2C_IO, \
54 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020055
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020056/* display image timestamps */
57#define CONFIG_TIMESTAMP 1
58
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020059/*
60 * Autobooting
61 */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020062#define CONFIG_PREBOOT "echo;" \
63 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
64 "echo"
65#undef CONFIG_BOOTARGS
66
67/*
68 * Default environment settings
69 */
70#define CONFIG_EXTRA_ENV_SETTINGS \
71 "netdev=eth0\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020072 "netmask=255.255.0.0\0" \
73 "ipaddr=192.168.160.33\0" \
74 "serverip=192.168.1.1\0" \
75 "gatewayip=192.168.1.1\0" \
76 "console=ttyPSC0\0" \
77 "u-boot_addr=100000\0" \
78 "kernel_addr=200000\0" \
79 "kernel_addr_flash=fc0c0000\0" \
80 "fdt_addr=400000\0" \
81 "fdt_addr_flash=fc0a0000\0" \
82 "ramdisk_addr=500000\0" \
83 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020084 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
85 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
86 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020087 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020088 "update=prot off fc000000 +${filesize}; " \
89 "era fc000000 +${filesize}; " \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020090 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020091 "prot on fc000000 +${filesize}\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020092 "nfsargs=setenv bootargs root=/dev/nfs rw " \
93 "nfsroot=${serverip}:${rootpath}\0" \
94 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
95 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
96 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
97 "addcons=setenv bootargs ${bootargs} " \
98 "console=${console},${baudrate}\0" \
99 "addip=setenv bootargs ${bootargs} " \
100 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
101 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
102 "flash_flash=run flashargs addinit addip addcons;" \
103 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
104 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
105 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
106 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
107 ""
108#define CONFIG_BOOTCOMMAND "run flash_flash"
109
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200110/*
111 * Low level configuration
112 */
113
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200114/*
115 * Clock configuration
116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
118#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200119
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200120/*
121 * Memory map
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MBAR 0xF0000000
124#define CONFIG_SYS_SDRAM_BASE 0x00000000
125#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200128
129/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200131#ifdef CONFIG_POST
132/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200133#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200134#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200135#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200136#endif
137
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200138#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200139#define CONFIG_BOARD_TYPES 1 /* we use board_type */
140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200142
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200143#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
145#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
146#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200147
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200148/*
149 * Flash configuration
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200152#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200154/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
156#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
157#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
160#define CONFIG_SYS_RAMBOOT 1
161#undef CONFIG_SYS_LOWBOOT
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200162#endif
163
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200164/*
165 * Chip selects configuration
166 */
167/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
169#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
170#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200171/* use board_early_init_r to enable flash write in CS_BOOT */
172#define CONFIG_BOARD_EARLY_INIT_R
173
174/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
176#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200177
178/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_CS_BURST 0x00000000
180#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200181
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200182/*
183 * SDRAM configuration
184 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
185 */
186#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
187#define SDRAM_CONTROL 0x514F0000
188#define SDRAM_CONFIG1 0xE2333900
189#define SDRAM_CONFIG2 0x8EE70000
190
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200191/*
192 * MTD configuration
193 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100194#define CONFIG_CMD_MTDPARTS 1
Stefan Roese942556a2009-05-12 14:32:58 +0200195#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
196#define CONFIG_FLASH_CFI_MTD
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200197#define MTDIDS_DEFAULT "nor0=cm5200-0"
198#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200199 "384k(uboot),128k(env)," \
200 "128k(redund_env),128k(dtb)," \
201 "2m(kernel),27904k(rootfs)," \
202 "-(config)"
203
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200204/*
205 * I2C configuration
206 */
207#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
209#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
210#define CONFIG_SYS_I2C_SLAVE 0x0
211#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
212#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200213
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200214/*
215 * RTC configuration
216 */
217#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
218
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200219/*
220 * USB configuration
221 */
222#define CONFIG_USB_OHCI 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200223#define CONFIG_USB_CLOCK 0x0001BBBB
224#define CONFIG_USB_CONFIG 0x00001000
225/* Partitions (for USB) */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200226
227/*
228 * Invoke our last_stage_init function - needed by fwupdate
229 */
230#define CONFIG_LAST_STAGE_INIT 1
231
232/*
233 * Environment settings
234 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200235#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200236#define CONFIG_ENV_SIZE 0x10000
237#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200239/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200240#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
241#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200242
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200243/*
244 * Pin multiplexing configuration
245 */
246
247/*
248 * CS1/GPIO_WKUP_6: GPIO (default)
249 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
250 * IRDA/PSC6: UART
251 * Ether: Ethernet 100Mbit with MD
252 * PCI_DIS: PCI controller disabled
253 * USB: USB
254 * PSC3: SPI with UART3
255 * PSC2: UART
256 * PSC1: UART
257 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200259
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200260/*
261 * Miscellaneous configurable options
262 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
265#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
266#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
267#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_ALT_MEMTEST 1
270#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
271#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200274
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200275/*
276 * Various low-level settings
277 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
279#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200282
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200283/*
284 * Cache Configuration
285 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denkafaac862007-08-12 14:27:39 +0200287#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200289#endif
290
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200291/*
292 * Flat Device Tree support
293 */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200294#define OF_CPU "PowerPC,5200@0"
295#define OF_SOC "soc5200@f0000000"
296#define OF_TBCLK (bd->bi_busfreq / 4)
297#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
298
299#endif /* __CONFIG_H */