blob: 54cfe72295aa47a278ee8d5ffae5c688b6d8b4fa [file] [log] [blame]
Peng Fanc1583812019-08-08 09:55:37 +00001/* SPDX-License-Identifier: GPL-2.0 */
Peng Fanf8ca22b2016-08-11 14:02:53 +08002/*
3 * Copyright (C) 2016 Freescale Semiconductor, Inc.
Peng Fanc1583812019-08-08 09:55:37 +00004 * Copyright (C) 2017 NXP
Peng Fanf8ca22b2016-08-11 14:02:53 +08005 */
6
7#ifndef __DTS_IMX6ULL_PINFUNC_SNVS_H
8#define __DTS_IMX6ULL_PINFUNC_SNVS_H
9/*
10 * The pin function ID is a tuple of
11 * <mux_reg conf_reg input_reg mux_mode input_val>
12 */
13#define MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x0000 0x0044 0x0000 0x5 0x0
14#define MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x0004 0x0048 0x0000 0x5 0x0
15#define MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x0008 0x004C 0x0000 0x5 0x0
16#define MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x000C 0x0050 0x0000 0x5 0x0
17#define MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x0010 0x0054 0x0000 0x5 0x0
18#define MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x0014 0x0058 0x0000 0x5 0x0
19#define MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x0018 0x005C 0x0000 0x5 0x0
20#define MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x001C 0x0060 0x0000 0x5 0x0
21#define MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x0020 0x0064 0x0000 0x5 0x0
22#define MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x0024 0x0068 0x0000 0x5 0x0
23#define MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x0028 0x006C 0x0000 0x5 0x0
24#define MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x002C 0x0070 0x0000 0x5 0x0
25
26#endif /* __DTS_IMX6ULL_PINFUNC_SNVS_H */