blob: f0f728e22827bb21acd8f4847e296e811fa4c9dd [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001/*
2 * (C) Copyright 2001-2002
3 * Wolfgang Denk, DENX Software Engineering -- wd@denx.de
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************/
25/* ** HEADER FILES */
26/************************************************************************/
27
wdenk8564acf2003-07-14 22:13:32 +000028/* #define DEBUG */
29
wdenk5b1d7132002-11-03 00:07:02 +000030#include <config.h>
31#include <common.h>
wdenkc3f4d172004-06-25 23:35:58 +000032#include <command.h>
wdenk7aa78612003-05-03 15:50:43 +000033#include <watchdog.h>
wdenk5b1d7132002-11-03 00:07:02 +000034#include <version.h>
35#include <stdarg.h>
36#include <lcdvideo.h>
37#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARD52cb4d42009-05-16 12:14:54 +020038#include <stdio_dev.h>
wdenk4532cb62003-04-27 22:52:51 +000039#if defined(CONFIG_POST)
40#include <post.h>
41#endif
wdenk682011f2003-06-03 23:54:09 +000042#include <lcd.h>
wdenk5b1d7132002-11-03 00:07:02 +000043
44#ifdef CONFIG_LCD
45
46/************************************************************************/
47/* ** CONFIG STUFF -- should be moved to board config file */
48/************************************************************************/
wdenk88804d12005-07-04 00:03:16 +000049#ifndef CONFIG_LCD_INFO
50#define CONFIG_LCD_INFO /* Display Logo, (C) and system info */
51#endif
wdenk608c9142003-01-13 23:54:46 +000052
wdenkd791b1d2003-04-20 14:04:18 +000053#if defined(CONFIG_V37) || defined(CONFIG_EDT32F10)
wdenk608c9142003-01-13 23:54:46 +000054#undef CONFIG_LCD_LOGO
wdenk88804d12005-07-04 00:03:16 +000055#undef CONFIG_LCD_INFO
wdenk608c9142003-01-13 23:54:46 +000056#endif
57
wdenk5b1d7132002-11-03 00:07:02 +000058/*----------------------------------------------------------------------*/
59#ifdef CONFIG_KYOCERA_KCS057QV1AJ
60/*
61 * Kyocera KCS057QV1AJ-G23. Passive, color, single scan.
62 */
63#define LCD_BPP LCD_COLOR4
64
wdenk8655b6f2004-10-09 23:25:58 +000065vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +000067 LCD_BPP, 1, 0, 1, 0, 5, 0, 0, 0
68 /* wbl, vpw, lcdac, wbf */
69};
70#endif /* CONFIG_KYOCERA_KCS057QV1AJ */
71/*----------------------------------------------------------------------*/
72
73/*----------------------------------------------------------------------*/
wdenk682011f2003-06-03 23:54:09 +000074#ifdef CONFIG_HITACHI_SP19X001_Z1A
75/*
76 * Hitachi SP19X001-. Active, color, single scan.
77 */
wdenk8655b6f2004-10-09 23:25:58 +000078vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 640, 480, 154, 116, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk682011f2003-06-03 23:54:09 +000080 LCD_COLOR8, 1, 0, 1, 0, 0, 0, 0, 0
81 /* wbl, vpw, lcdac, wbf */
82};
83#endif /* CONFIG_HITACHI_SP19X001_Z1A */
84/*----------------------------------------------------------------------*/
85
86/*----------------------------------------------------------------------*/
wdenkfd3103b2003-11-25 16:55:19 +000087#ifdef CONFIG_NEC_NL6448AC33
wdenk5b1d7132002-11-03 00:07:02 +000088/*
wdenkfd3103b2003-11-25 16:55:19 +000089 * NEC NL6448AC33-18. Active, color, single scan.
wdenk5b1d7132002-11-03 00:07:02 +000090 */
wdenk8655b6f2004-10-09 23:25:58 +000091vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +000093 3, 0, 0, 1, 1, 144, 2, 0, 33
94 /* wbl, vpw, lcdac, wbf */
95};
wdenkfd3103b2003-11-25 16:55:19 +000096#endif /* CONFIG_NEC_NL6448AC33 */
wdenk5b1d7132002-11-03 00:07:02 +000097/*----------------------------------------------------------------------*/
98
wdenkfd3103b2003-11-25 16:55:19 +000099#ifdef CONFIG_NEC_NL6448BC20
wdenk5b1d7132002-11-03 00:07:02 +0000100/*
wdenkfd3103b2003-11-25 16:55:19 +0000101 * NEC NL6448BC20-08. 6.5", 640x480. Active, color, single scan.
wdenk5b1d7132002-11-03 00:07:02 +0000102 */
wdenk8655b6f2004-10-09 23:25:58 +0000103vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000105 3, 0, 0, 1, 1, 144, 2, 0, 33
106 /* wbl, vpw, lcdac, wbf */
107};
wdenkfd3103b2003-11-25 16:55:19 +0000108#endif /* CONFIG_NEC_NL6448BC20 */
109/*----------------------------------------------------------------------*/
110
111#ifdef CONFIG_NEC_NL6448BC33_54
112/*
113 * NEC NL6448BC33-54. 10.4", 640x480. Active, color, single scan.
114 */
wdenk8655b6f2004-10-09 23:25:58 +0000115vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 640, 480, 212, 158, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenkfd3103b2003-11-25 16:55:19 +0000117 3, 0, 0, 1, 1, 144, 2, 0, 33
118 /* wbl, vpw, lcdac, wbf */
119};
120#endif /* CONFIG_NEC_NL6448BC33_54 */
wdenk5b1d7132002-11-03 00:07:02 +0000121/*----------------------------------------------------------------------*/
122
123#ifdef CONFIG_SHARP_LQ104V7DS01
124/*
125 * SHARP LQ104V7DS01. 6.5", 640x480. Active, color, single scan.
126 */
wdenk8655b6f2004-10-09 23:25:58 +0000127vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW,
wdenk5b1d7132002-11-03 00:07:02 +0000129 3, 0, 0, 1, 1, 25, 1, 0, 33
130 /* wbl, vpw, lcdac, wbf */
131};
132#endif /* CONFIG_SHARP_LQ104V7DS01 */
133/*----------------------------------------------------------------------*/
134
135#ifdef CONFIG_SHARP_16x9
136/*
137 * Sharp 320x240. Active, color, single scan. It isn't 16x9, and I am
138 * not sure what it is.......
139 */
wdenk8655b6f2004-10-09 23:25:58 +0000140vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000142 3, 0, 0, 1, 1, 15, 4, 0, 3
143};
144#endif /* CONFIG_SHARP_16x9 */
145/*----------------------------------------------------------------------*/
146
147#ifdef CONFIG_SHARP_LQ057Q3DC02
148/*
149 * Sharp LQ057Q3DC02 display. Active, color, single scan.
150 */
wdenk8655b6f2004-10-09 23:25:58 +0000151#undef LCD_DF
wdenk4a6fd342003-04-12 23:38:12 +0000152#define LCD_DF 12
153
wdenk8655b6f2004-10-09 23:25:58 +0000154vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000156 3, 0, 0, 1, 1, 15, 4, 0, 3
157 /* wbl, vpw, lcdac, wbf */
158};
wdenk88804d12005-07-04 00:03:16 +0000159#define CONFIG_LCD_INFO_BELOW_LOGO
wdenk5b1d7132002-11-03 00:07:02 +0000160#endif /* CONFIG_SHARP_LQ057Q3DC02 */
161/*----------------------------------------------------------------------*/
162
163#ifdef CONFIG_SHARP_LQ64D341
164/*
165 * Sharp LQ64D341 display, 640x480. Active, color, single scan.
166 */
wdenk8655b6f2004-10-09 23:25:58 +0000167vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000169 3, 0, 0, 1, 1, 128, 16, 0, 32
170 /* wbl, vpw, lcdac, wbf */
171};
172#endif /* CONFIG_SHARP_LQ64D341 */
wdenk608c9142003-01-13 23:54:46 +0000173
dzu29127b62003-09-25 22:30:12 +0000174#ifdef CONFIG_SHARP_LQ065T9DR51U
175/*
176 * Sharp LQ065T9DR51U display, 400x240. Active, color, single scan.
177 */
wdenk8655b6f2004-10-09 23:25:58 +0000178vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179 400, 240, 143, 79, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
dzu29127b62003-09-25 22:30:12 +0000180 3, 0, 0, 1, 1, 248, 4, 0, 35
181 /* wbl, vpw, lcdac, wbf */
182};
wdenk88804d12005-07-04 00:03:16 +0000183#define CONFIG_LCD_INFO_BELOW_LOGO
dzu29127b62003-09-25 22:30:12 +0000184#endif /* CONFIG_SHARP_LQ065T9DR51U */
185
wdenk608c9142003-01-13 23:54:46 +0000186#ifdef CONFIG_SHARP_LQ084V1DG21
187/*
188 * Sharp LQ084V1DG21 display, 640x480. Active, color, single scan.
189 */
wdenk8655b6f2004-10-09 23:25:58 +0000190vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191 640, 480, 171, 129, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW,
wdenk608c9142003-01-13 23:54:46 +0000192 3, 0, 0, 1, 1, 160, 3, 0, 48
193 /* wbl, vpw, lcdac, wbf */
194};
195#endif /* CONFIG_SHARP_LQ084V1DG21 */
196
wdenk5b1d7132002-11-03 00:07:02 +0000197/*----------------------------------------------------------------------*/
198
199#ifdef CONFIG_HLD1045
200/*
201 * HLD1045 display, 640x480. Active, color, single scan.
202 */
wdenk8655b6f2004-10-09 23:25:58 +0000203vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000205 3, 0, 0, 1, 1, 160, 3, 0, 48
206 /* wbl, vpw, lcdac, wbf */
207};
208#endif /* CONFIG_HLD1045 */
209/*----------------------------------------------------------------------*/
210
211#ifdef CONFIG_PRIMEVIEW_V16C6448AC
212/*
213 * Prime View V16C6448AC
214 */
wdenk8655b6f2004-10-09 23:25:58 +0000215vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216 640, 480, 130, 98, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000217 3, 0, 0, 1, 1, 144, 2, 0, 35
218 /* wbl, vpw, lcdac, wbf */
219};
220#endif /* CONFIG_PRIMEVIEW_V16C6448AC */
221
222/*----------------------------------------------------------------------*/
223
224#ifdef CONFIG_OPTREX_BW
225/*
226 * Optrex CBL50840-2 NF-FW 99 22 M5
227 * or
228 * Hitachi LMG6912RPFC-00T
229 * or
230 * Hitachi SP14Q002
231 *
232 * 320x240. Black & white.
233 */
234#define OPTREX_BPP 0 /* 0 - monochrome, 1 bpp */
235 /* 1 - 4 grey levels, 2 bpp */
236 /* 2 - 16 grey levels, 4 bpp */
wdenk8655b6f2004-10-09 23:25:58 +0000237vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW,
wdenk5b1d7132002-11-03 00:07:02 +0000239 OPTREX_BPP, 0, 0, 0, 0, 0, 0, 0, 0, 4
240};
241#endif /* CONFIG_OPTREX_BW */
242
243/*-----------------------------------------------------------------*/
244#ifdef CONFIG_EDT32F10
245/*
246 * Emerging Display Technologies 320x240. Passive, monochrome, single scan.
247 */
248#define LCD_BPP LCD_MONOCHROME
wdenk4a6fd342003-04-12 23:38:12 +0000249#define LCD_DF 10
wdenk5b1d7132002-11-03 00:07:02 +0000250
wdenk8655b6f2004-10-09 23:25:58 +0000251vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW,
wdenk4a6fd342003-04-12 23:38:12 +0000253 LCD_BPP, 0, 0, 0, 0, 33, 0, 0, 0
wdenk5b1d7132002-11-03 00:07:02 +0000254};
255#endif
wdenk5b1d7132002-11-03 00:07:02 +0000256
wdenk5b1d7132002-11-03 00:07:02 +0000257/************************************************************************/
258/* ----------------- chipset specific functions ----------------------- */
259/************************************************************************/
260
wdenk8655b6f2004-10-09 23:25:58 +0000261/*
262 * Calculate fb size for VIDEOLFB_ATAG.
263 */
264ulong calc_fbsize (void)
265{
266 ulong size;
267 int line_length = (panel_info.vl_col * NBITS (panel_info.vl_bpix)) / 8;
268
269 size = line_length * panel_info.vl_row;
270
271 return size;
272}
273
274void lcd_ctrl_init (void *lcdbase)
wdenk5b1d7132002-11-03 00:07:02 +0000275{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000277 volatile lcd823_t *lcdp = &immr->im_lcd;
278
279 uint lccrtmp;
wdenk682011f2003-06-03 23:54:09 +0000280 uint lchcr_hpc_tmp;
wdenk5b1d7132002-11-03 00:07:02 +0000281
282 /* Initialize the LCD control register according to the LCD
283 * parameters defined. We do everything here but enable
284 * the controller.
285 */
286
wdenke63c8ee2004-06-09 21:04:48 +0000287#ifdef CONFIG_RPXLITE
288 /* This is special for RPXlite_DW Software Development Platform **[Sam]** */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289 panel_info.vl_dp = CONFIG_SYS_LOW;
wdenke63c8ee2004-06-09 21:04:48 +0000290#endif
291
wdenk5b1d7132002-11-03 00:07:02 +0000292 lccrtmp = LCDBIT (LCCR_BNUM_BIT,
293 (((panel_info.vl_row * panel_info.vl_col) * (1 << LCD_BPP)) / 128));
294
295 lccrtmp |= LCDBIT (LCCR_CLKP_BIT, panel_info.vl_clkp) |
296 LCDBIT (LCCR_OEP_BIT, panel_info.vl_oep) |
297 LCDBIT (LCCR_HSP_BIT, panel_info.vl_hsp) |
298 LCDBIT (LCCR_VSP_BIT, panel_info.vl_vsp) |
299 LCDBIT (LCCR_DP_BIT, panel_info.vl_dp) |
300 LCDBIT (LCCR_BPIX_BIT, panel_info.vl_bpix) |
301 LCDBIT (LCCR_LBW_BIT, panel_info.vl_lbw) |
302 LCDBIT (LCCR_SPLT_BIT, panel_info.vl_splt) |
303 LCDBIT (LCCR_CLOR_BIT, panel_info.vl_clor) |
304 LCDBIT (LCCR_TFT_BIT, panel_info.vl_tft);
305
306#if 0
307 lccrtmp |= ((SIU_LEVEL5 / 2) << 12);
308 lccrtmp |= LCCR_EIEN;
309#endif
310
311 lcdp->lcd_lccr = lccrtmp;
312 lcdp->lcd_lcsr = 0xFF; /* Clear pending interrupts */
313
314 /* Initialize LCD controller bus priorities.
315 */
wdenk682011f2003-06-03 23:54:09 +0000316#ifdef CONFIG_RBC823
317 immr->im_siu_conf.sc_sdcr = (immr->im_siu_conf.sc_sdcr & ~0x0f) | 1; /* RAID = 01, LAID = 00 */
318#else
wdenk5b1d7132002-11-03 00:07:02 +0000319 immr->im_siu_conf.sc_sdcr &= ~0x0f; /* RAID = LAID = 0 */
320
321 /* set SHFT/CLOCK division factor 4
322 * This needs to be set based upon display type and processor
323 * speed. The TFT displays run about 20 to 30 MHz.
324 * I was running 64 MHz processor speed.
325 * The value for this divider must be chosen so the result is
326 * an integer of the processor speed (i.e., divide by 3 with
327 * 64 MHz would be bad).
328 */
329 immr->im_clkrst.car_sccr &= ~0x1F;
330 immr->im_clkrst.car_sccr |= LCD_DF; /* was 8 */
331
wdenk682011f2003-06-03 23:54:09 +0000332#endif /* CONFIG_RBC823 */
333
334#if defined(CONFIG_RBC823)
335 /* Enable LCD on port D.
336 */
337 immr->im_ioport.iop_pddat &= 0x0300;
338 immr->im_ioport.iop_pdpar |= 0x1CFF;
339 immr->im_ioport.iop_pddir |= 0x1CFF;
340
341 /* Configure LCD_ON, VEE_ON, CCFL_ON on port B.
342 */
343 immr->im_cpm.cp_pbdat &= ~0x00005001;
344 immr->im_cpm.cp_pbpar &= ~0x00005001;
345 immr->im_cpm.cp_pbdir |= 0x00005001;
346#elif !defined(CONFIG_EDT32F10)
wdenk5b1d7132002-11-03 00:07:02 +0000347 /* Enable LCD on port D.
348 */
349 immr->im_ioport.iop_pdpar |= 0x1FFF;
350 immr->im_ioport.iop_pddir |= 0x1FFF;
351
352 /* Enable LCD_A/B/C on port B.
353 */
354 immr->im_cpm.cp_pbpar |= 0x00005001;
355 immr->im_cpm.cp_pbdir |= 0x00005001;
356#else
357 /* Enable LCD on port D.
358 */
359 immr->im_ioport.iop_pdpar |= 0x1DFF;
360 immr->im_ioport.iop_pdpar &= ~0x0200;
361 immr->im_ioport.iop_pddir |= 0x1FFF;
362 immr->im_ioport.iop_pddat |= 0x0200;
363#endif
364
365 /* Load the physical address of the linear frame buffer
366 * into the LCD controller.
367 * BIG NOTE: This has to be modified to load A and B depending
368 * upon the split mode of the LCD.
369 */
Jeroen Hofstee00a0ca52013-01-22 10:44:12 +0000370 lcdp->lcd_lcfaa = (ulong)lcdbase;
371 lcdp->lcd_lcfba = (ulong)lcdbase;
wdenk5b1d7132002-11-03 00:07:02 +0000372
373 /* MORE HACKS...This must be updated according to 823 manual
374 * for different panels.
wdenk682011f2003-06-03 23:54:09 +0000375 * Udi Finkelstein - done - see below:
376 * Note: You better not try unsupported combinations such as
377 * 4-bit wide passive dual scan LCD at 4/8 Bit color.
wdenk5b1d7132002-11-03 00:07:02 +0000378 */
wdenk682011f2003-06-03 23:54:09 +0000379 lchcr_hpc_tmp =
wdenk8bde7f72003-06-27 21:31:46 +0000380 (panel_info.vl_col *
wdenk682011f2003-06-03 23:54:09 +0000381 (panel_info.vl_tft ? 8 :
382 (((2 - panel_info.vl_lbw) << /* 4 bit=2, 8-bit = 1 */
383 /* use << to mult by: single scan = 1, dual scan = 2 */
384 panel_info.vl_splt) *
385 (panel_info.vl_bpix | 1)))) >> 3; /* 2/4 BPP = 1, 8/16 BPP = 3 */
386
wdenk5b1d7132002-11-03 00:07:02 +0000387 lcdp->lcd_lchcr = LCHCR_BO |
388 LCDBIT (LCHCR_AT_BIT, 4) |
wdenk682011f2003-06-03 23:54:09 +0000389 LCDBIT (LCHCR_HPC_BIT, lchcr_hpc_tmp) |
wdenk5b1d7132002-11-03 00:07:02 +0000390 panel_info.vl_wbl;
wdenk5b1d7132002-11-03 00:07:02 +0000391
392 lcdp->lcd_lcvcr = LCDBIT (LCVCR_VPW_BIT, panel_info.vl_vpw) |
393 LCDBIT (LCVCR_LCD_AC_BIT, panel_info.vl_lcdac) |
394 LCDBIT (LCVCR_VPC_BIT, panel_info.vl_row) |
395 panel_info.vl_wbf;
396
397}
398
399/*----------------------------------------------------------------------*/
400
wdenk5b1d7132002-11-03 00:07:02 +0000401#if LCD_BPP == LCD_COLOR8
wdenk8655b6f2004-10-09 23:25:58 +0000402void
wdenk5b1d7132002-11-03 00:07:02 +0000403lcd_setcolreg (ushort regno, ushort red, ushort green, ushort blue)
404{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000406 volatile cpm8xx_t *cp = &(immr->im_cpm);
407 unsigned short colreg, *cmap_ptr;
408
409 cmap_ptr = (unsigned short *)&cp->lcd_cmap[regno * 2];
410
411 colreg = ((red & 0x0F) << 8) |
412 ((green & 0x0F) << 4) |
413 (blue & 0x0F) ;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#ifdef CONFIG_SYS_INVERT_COLORS
wdenk5b1d7132002-11-03 00:07:02 +0000415 colreg ^= 0x0FFF;
416#endif
417 *cmap_ptr = colreg;
418
419 debug ("setcolreg: reg %2d @ %p: R=%02X G=%02X B=%02X => %02X%02X\n",
420 regno, &(cp->lcd_cmap[regno * 2]),
421 red, green, blue,
wdenk8bde7f72003-06-27 21:31:46 +0000422 cp->lcd_cmap[ regno * 2 ], cp->lcd_cmap[(regno * 2) + 1]);
wdenk5b1d7132002-11-03 00:07:02 +0000423}
424#endif /* LCD_COLOR8 */
425
426/*----------------------------------------------------------------------*/
427
428#if LCD_BPP == LCD_MONOCHROME
429static
430void lcd_initcolregs (void)
431{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000433 volatile cpm8xx_t *cp = &(immr->im_cpm);
434 ushort regno;
435
436 for (regno = 0; regno < 16; regno++) {
437 cp->lcd_cmap[regno * 2] = 0;
438 cp->lcd_cmap[(regno * 2) + 1] = regno & 0x0f;
439 }
440}
441#endif
442
443/*----------------------------------------------------------------------*/
444
wdenk8655b6f2004-10-09 23:25:58 +0000445void lcd_enable (void)
wdenk5b1d7132002-11-03 00:07:02 +0000446{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000448 volatile lcd823_t *lcdp = &immr->im_lcd;
449
450 /* Enable the LCD panel */
wdenk682011f2003-06-03 23:54:09 +0000451#ifndef CONFIG_RBC823
wdenk5b1d7132002-11-03 00:07:02 +0000452 immr->im_siu_conf.sc_sdcr |= (1 << (31 - 25)); /* LAM = 1 */
wdenk682011f2003-06-03 23:54:09 +0000453#endif
wdenk5b1d7132002-11-03 00:07:02 +0000454 lcdp->lcd_lccr |= LCCR_PON;
wdenk608c9142003-01-13 23:54:46 +0000455
456#ifdef CONFIG_V37
457 /* Turn on display backlight */
458 immr->im_cpm.cp_pbpar |= 0x00008000;
459 immr->im_cpm.cp_pbdir |= 0x00008000;
wdenk682011f2003-06-03 23:54:09 +0000460#elif defined(CONFIG_RBC823)
461 /* Turn on display backlight */
462 immr->im_cpm.cp_pbdat |= 0x00004000;
wdenk608c9142003-01-13 23:54:46 +0000463#endif
464
wdenk5b1d7132002-11-03 00:07:02 +0000465#if defined(CONFIG_LWMON)
466 { uchar c = pic_read (0x60);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#if defined(CONFIG_LCD) && defined(CONFIG_LWMON) && (CONFIG_POST & CONFIG_SYS_POST_SYSMON)
wdenk7d7ce412004-03-17 01:13:07 +0000468 /* Enable LCD later in sysmon test, only if temperature is OK */
wdenk4532cb62003-04-27 22:52:51 +0000469#else
wdenk8bde7f72003-06-27 21:31:46 +0000470 c |= 0x07; /* Power on CCFL, Enable CCFL, Chip Enable LCD */
wdenk4532cb62003-04-27 22:52:51 +0000471#endif
wdenk5b1d7132002-11-03 00:07:02 +0000472 pic_write (0x60, c);
473 }
wdenk5b1d7132002-11-03 00:07:02 +0000474#endif /* CONFIG_LWMON */
wdenk4a6fd342003-04-12 23:38:12 +0000475
476#if defined(CONFIG_R360MPI)
477 {
478 extern void r360_i2c_lcd_write (uchar data0, uchar data1);
wdenkcb4dbb72003-07-16 16:40:22 +0000479 unsigned long bgi, ctr;
480 char *p;
481
482 if ((p = getenv("lcdbgi")) != NULL) {
483 bgi = simple_strtoul (p, 0, 10) & 0xFFF;
484 } else {
485 bgi = 0xFFF;
486 }
487
488 if ((p = getenv("lcdctr")) != NULL) {
489 ctr = simple_strtoul (p, 0, 10) & 0xFFF;
490 } else {
491 ctr=0x7FF;
492 }
wdenk4a6fd342003-04-12 23:38:12 +0000493
494 r360_i2c_lcd_write(0x10, 0x01);
495 r360_i2c_lcd_write(0x20, 0x01);
wdenkcb4dbb72003-07-16 16:40:22 +0000496 r360_i2c_lcd_write(0x30 | ((bgi>>8) & 0xF), bgi & 0xFF);
497 r360_i2c_lcd_write(0x40 | ((ctr>>8) & 0xF), ctr & 0xFF);
wdenk4a6fd342003-04-12 23:38:12 +0000498 }
499#endif /* CONFIG_R360MPI */
wdenk682011f2003-06-03 23:54:09 +0000500#ifdef CONFIG_RBC823
501 udelay(200000); /* wait 200ms */
502 /* Turn VEE_ON first */
503 immr->im_cpm.cp_pbdat |= 0x00000001;
504 udelay(200000); /* wait 200ms */
505 /* Now turn on LCD_ON */
506 immr->im_cpm.cp_pbdat |= 0x00001000;
507#endif
wdenk8564acf2003-07-14 22:13:32 +0000508#ifdef CONFIG_RRVISION
509 debug ("PC4->Output(1): enable LVDS\n");
510 debug ("PC5->Output(0): disable PAL clock\n");
511 immr->im_ioport.iop_pddir |= 0x1000;
512 immr->im_ioport.iop_pcpar &= ~(0x0C00);
513 immr->im_ioport.iop_pcdir |= 0x0C00 ;
514 immr->im_ioport.iop_pcdat |= 0x0800 ;
515 immr->im_ioport.iop_pcdat &= ~(0x0400);
516 debug ("PDPAR=0x%04X PDDIR=0x%04X PDDAT=0x%04X\n",
517 immr->im_ioport.iop_pdpar,
518 immr->im_ioport.iop_pddir,
519 immr->im_ioport.iop_pddat);
520 debug ("PCPAR=0x%04X PCDIR=0x%04X PCDAT=0x%04X\n",
521 immr->im_ioport.iop_pcpar,
522 immr->im_ioport.iop_pcdir,
523 immr->im_ioport.iop_pcdat);
524#endif
wdenk5b1d7132002-11-03 00:07:02 +0000525}
526
527/*----------------------------------------------------------------------*/
528
wdenk682011f2003-06-03 23:54:09 +0000529#if defined (CONFIG_RBC823)
530void lcd_disable (void)
wdenk5b1d7132002-11-03 00:07:02 +0000531{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200532 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000533 volatile lcd823_t *lcdp = &immr->im_lcd;
534
535#if defined(CONFIG_LWMON)
536 { uchar c = pic_read (0x60);
wdenk8bde7f72003-06-27 21:31:46 +0000537 c &= ~0x07; /* Power off CCFL, Disable CCFL, Chip Disable LCD */
wdenk5b1d7132002-11-03 00:07:02 +0000538 pic_write (0x60, c);
539 }
540#elif defined(CONFIG_R360MPI)
541 {
wdenk4a6fd342003-04-12 23:38:12 +0000542 extern void r360_i2c_lcd_write (uchar data0, uchar data1);
wdenk5b1d7132002-11-03 00:07:02 +0000543
wdenk4a6fd342003-04-12 23:38:12 +0000544 r360_i2c_lcd_write(0x10, 0x00);
545 r360_i2c_lcd_write(0x20, 0x00);
546 r360_i2c_lcd_write(0x30, 0x00);
547 r360_i2c_lcd_write(0x40, 0x00);
wdenk5b1d7132002-11-03 00:07:02 +0000548 }
549#endif /* CONFIG_LWMON */
550 /* Disable the LCD panel */
551 lcdp->lcd_lccr &= ~LCCR_PON;
wdenk682011f2003-06-03 23:54:09 +0000552#ifdef CONFIG_RBC823
553 /* Turn off display backlight, VEE and LCD_ON */
554 immr->im_cpm.cp_pbdat &= ~0x00005001;
555#else
wdenk5b1d7132002-11-03 00:07:02 +0000556 immr->im_siu_conf.sc_sdcr &= ~(1 << (31 - 25)); /* LAM = 0 */
wdenk682011f2003-06-03 23:54:09 +0000557#endif /* CONFIG_RBC823 */
wdenk5b1d7132002-11-03 00:07:02 +0000558}
wdenk682011f2003-06-03 23:54:09 +0000559#endif /* NOT_USED_SO_FAR || CONFIG_RBC823 */
wdenk5b1d7132002-11-03 00:07:02 +0000560
561
562/************************************************************************/
wdenk5b1d7132002-11-03 00:07:02 +0000563
564#endif /* CONFIG_LCD */