blob: f9eb37fc79b219a78107f34c503a1da682faaead [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jan Kiszkaffdf9f92015-04-21 07:18:35 +02002/*
3 * Copyright (C) 2014, NVIDIA
4 * Copyright (C) 2015, Siemens AG
5 *
6 * Authors:
7 * Thierry Reding <treding@nvidia.com>
8 * Jan Kiszka <jan.kiszka@siemens.com>
Jan Kiszkaffdf9f92015-04-21 07:18:35 +02009 */
10
11#include <linux/linkage.h>
12#include <asm/macro.h>
13#include <asm/psci.h>
14
15 .pushsection ._secure.text, "ax"
16 .arch_extension sec
17
18#define TEGRA_SB_CSR_0 0x6000c200
19#define NS_RST_VEC_WR_DIS (1 << 1)
20
21#define TEGRA_RESET_EXCEPTION_VECTOR 0x6000f100
22
23#define TEGRA_FLOW_CTRL_BASE 0x60007000
24#define FLOW_CTRL_CPU_CSR 0x08
25#define CSR_ENABLE (1 << 0)
26#define CSR_IMMEDIATE_WAKE (1 << 3)
27#define CSR_WAIT_WFI_SHIFT 8
28#define FLOW_CTRL_CPU1_CSR 0x18
29
30@ converts CPU ID into FLOW_CTRL_CPUn_CSR offset
31.macro get_csr_reg cpu, ofs, tmp
32 cmp \cpu, #0 @ CPU0?
33 lsl \tmp, \cpu, #3 @ multiple by 8 (register offset CPU1-3)
34 moveq \ofs, #FLOW_CTRL_CPU_CSR
35 addne \ofs, \tmp, #FLOW_CTRL_CPU1_CSR - 8
36.endm
37
38ENTRY(psci_arch_init)
39 mov r6, lr
40
41 mrc p15, 0, r5, c1, c1, 0 @ Read SCR
42 bic r5, r5, #1 @ Secure mode
43 mcr p15, 0, r5, c1, c1, 0 @ Write SCR
44 isb
45
46 @ lock reset vector for non-secure
47 ldr r4, =TEGRA_SB_CSR_0
48 ldr r5, [r4]
49 orr r5, r5, #NS_RST_VEC_WR_DIS
50 str r5, [r4]
51
52 bl psci_get_cpu_id @ CPU ID => r0
Jan Kiszkaa0d0a592015-04-21 07:18:37 +020053
54 adr r5, _sys_clock_freq
55 cmp r0, #0
56
57 mrceq p15, 0, r7, c14, c0, 0 @ read CNTFRQ from CPU0
58 streq r7, [r5]
59
60 ldrne r7, [r5]
61 mcrne p15, 0, r7, c14, c0, 0 @ write CNTFRQ to CPU1..3
62
Jan Kiszkaffdf9f92015-04-21 07:18:35 +020063 bx r6
64ENDPROC(psci_arch_init)
65
Jan Kiszkaa0d0a592015-04-21 07:18:37 +020066_sys_clock_freq:
67 .word 0
68
Jan Kiszkaffdf9f92015-04-21 07:18:35 +020069ENTRY(psci_cpu_off)
70 bl psci_cpu_off_common
71
72 bl psci_get_cpu_id @ CPU ID => r0
73
74 get_csr_reg r0, r2, r3
75
76 ldr r6, =TEGRA_FLOW_CTRL_BASE
77 mov r5, #(CSR_ENABLE)
78 mov r4, #(1 << CSR_WAIT_WFI_SHIFT)
79 add r5, r4, lsl r0
80 str r5, [r6, r2]
81
82_loop: wfi
83 b _loop
84ENDPROC(psci_cpu_off)
85
86ENTRY(psci_cpu_on)
Chen-Yu Tsai6e6622d2016-06-19 12:38:44 +080087 push {r4, r5, r6, lr}
Jan Kiszkaffdf9f92015-04-21 07:18:35 +020088
Chen-Yu Tsai6e6622d2016-06-19 12:38:44 +080089 mov r4, r1
Jan Kiszkaffdf9f92015-04-21 07:18:35 +020090 mov r0, r1
Chen-Yu Tsai6e6622d2016-06-19 12:38:44 +080091 mov r1, r2
Patrick Delaunay4c6fe072018-04-16 10:15:09 +020092 mov r2, r3
93 bl psci_save @ store target PC and context id
Chen-Yu Tsai6e6622d2016-06-19 12:38:44 +080094 mov r1, r4
Jan Kiszkaffdf9f92015-04-21 07:18:35 +020095
96 ldr r6, =TEGRA_RESET_EXCEPTION_VECTOR
97 ldr r5, =psci_cpu_entry
98 str r5, [r6]
99
100 get_csr_reg r1, r2, r3
101
102 ldr r6, =TEGRA_FLOW_CTRL_BASE
103 mov r5, #(CSR_IMMEDIATE_WAKE | CSR_ENABLE)
104 str r5, [r6, r2]
105
106 mov r0, #ARM_PSCI_RET_SUCCESS @ Return PSCI_RET_SUCCESS
Chen-Yu Tsai6e6622d2016-06-19 12:38:44 +0800107 pop {r4, r5, r6, pc}
Jan Kiszkaffdf9f92015-04-21 07:18:35 +0200108ENDPROC(psci_cpu_on)
109
Jan Kiszkaffdf9f92015-04-21 07:18:35 +0200110 .popsection