blob: 051560fb016e5267841bd9b4e68dd6230758109a [file] [log] [blame]
Fabio Estevame2d282a2013-03-15 10:43:48 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
Otavio Salvador8bc7c482014-05-01 19:02:31 -03003 * Copyright (C) 2014 O.S. Systems Software LTDA.
Fabio Estevame2d282a2013-03-15 10:43:48 +00004 *
5 * Author: Fabio Estevam <fabio.estevam@freescale.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevame2d282a2013-03-15 10:43:48 +00008 */
9
10#include <asm/arch/clock.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000011#include <asm/arch/crm_regs.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000012#include <asm/arch/iomux.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/mx6-pins.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000015#include <asm/arch/mxc_hdmi.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000016#include <asm/arch/sys_proto.h>
17#include <asm/gpio.h>
Stefano Babic552a8482017-06-29 10:16:06 +020018#include <asm/mach-imx/iomux-v3.h>
19#include <asm/mach-imx/mxc_i2c.h>
20#include <asm/mach-imx/boot_mode.h>
21#include <asm/mach-imx/video.h>
22#include <asm/mach-imx/sata.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000023#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040024#include <linux/sizes.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000025#include <common.h>
26#include <fsl_esdhc.h>
27#include <mmc.h>
28#include <miiphy.h>
29#include <netdev.h>
Fabio Estevam2fb63962014-02-15 14:52:00 -020030#include <phy.h>
Fabio Estevam67a9abe2014-02-15 14:52:01 -020031#include <input.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030032#include <i2c.h>
Fabio Estevam066d97c2017-10-02 15:47:29 -030033#include <power/pmic.h>
34#include <power/pfuze100_pmic.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000035
36DECLARE_GLOBAL_DATA_PTR;
37
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000038#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
39 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
40 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000041
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000042#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
43 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
44 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000045
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000046#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
47 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000048
Otavio Salvador8bc7c482014-05-01 19:02:31 -030049#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
50 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
51 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
52
Otavio Salvador5ed15732013-04-19 03:42:02 +000053#define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
Otavio Salvador08f32f72013-04-19 03:42:01 +000054#define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
Fabio Estevame2d282a2013-03-15 10:43:48 +000055#define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
Fabio Estevam066d97c2017-10-02 15:47:29 -030056#define ETH_PHY_AR8035_POWER IMX_GPIO_NR(7, 13)
Fabio Estevam9a8804a2015-05-21 19:24:05 -030057#define REV_DETECTION IMX_GPIO_NR(2, 28)
Fabio Estevame2d282a2013-03-15 10:43:48 +000058
Fabio Estevam066d97c2017-10-02 15:47:29 -030059static bool with_pmic;
60
Fabio Estevame2d282a2013-03-15 10:43:48 +000061int dram_init(void)
62{
Fabio Estevam0d1ea052015-05-11 20:50:22 -030063 gd->ram_size = imx_ddr_size();
Fabio Estevame2d282a2013-03-15 10:43:48 +000064
65 return 0;
66}
67
68static iomux_v3_cfg_t const uart1_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030069 IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
70 IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000071};
72
Fabio Estevamafb92662014-02-15 14:51:58 -020073static iomux_v3_cfg_t const usdhc1_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030074 IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
75 IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
76 IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
77 IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
78 IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
79 IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
Otavio Salvador5ed15732013-04-19 03:42:02 +000080 /* Carrier MicroSD Card Detect */
Fabio Estevam0d1ea052015-05-11 20:50:22 -030081 IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Otavio Salvador5ed15732013-04-19 03:42:02 +000082};
83
Fabio Estevame2d282a2013-03-15 10:43:48 +000084static iomux_v3_cfg_t const usdhc3_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030085 IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
86 IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
87 IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
88 IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
89 IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
90 IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
Otavio Salvador08f32f72013-04-19 03:42:01 +000091 /* SOM MicroSD Card Detect */
Fabio Estevam0d1ea052015-05-11 20:50:22 -030092 IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000093};
94
95static iomux_v3_cfg_t const enet_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030096 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
97 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
98 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
99 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
100 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
101 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
102 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
103 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
104 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
105 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
106 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
107 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
108 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
109 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
110 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000111 /* AR8031 PHY Reset */
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300112 IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000113};
114
Fabio Estevam066d97c2017-10-02 15:47:29 -0300115static iomux_v3_cfg_t const enet_ar8035_power_pads[] = {
116 /* AR8035 POWER */
117 IOMUX_PADS(PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
118};
119
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300120static iomux_v3_cfg_t const rev_detection_pad[] = {
121 IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
122};
123
Fabio Estevame2d282a2013-03-15 10:43:48 +0000124static void setup_iomux_uart(void)
125{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300126 SETUP_IOMUX_PADS(uart1_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000127}
128
129static void setup_iomux_enet(void)
130{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300131 SETUP_IOMUX_PADS(enet_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000132
Fabio Estevam066d97c2017-10-02 15:47:29 -0300133 if (with_pmic) {
134 SETUP_IOMUX_PADS(enet_ar8035_power_pads);
135 /* enable AR8035 POWER */
136 gpio_direction_output(ETH_PHY_AR8035_POWER, 0);
137 }
138 /* wait until 3.3V of PHY and clock become stable */
139 mdelay(10);
140
Fabio Estevame2d282a2013-03-15 10:43:48 +0000141 /* Reset AR8031 PHY */
142 gpio_direction_output(ETH_PHY_RESET, 0);
Fabio Estevam59a6ca52016-01-05 17:02:54 -0200143 mdelay(10);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000144 gpio_set_value(ETH_PHY_RESET, 1);
Fabio Estevam59a6ca52016-01-05 17:02:54 -0200145 udelay(100);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000146}
147
Otavio Salvador5ed15732013-04-19 03:42:02 +0000148static struct fsl_esdhc_cfg usdhc_cfg[2] = {
Fabio Estevame2d282a2013-03-15 10:43:48 +0000149 {USDHC3_BASE_ADDR},
Otavio Salvador5ed15732013-04-19 03:42:02 +0000150 {USDHC1_BASE_ADDR},
Fabio Estevame2d282a2013-03-15 10:43:48 +0000151};
152
Otavio Salvador08f32f72013-04-19 03:42:01 +0000153int board_mmc_getcd(struct mmc *mmc)
154{
155 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
156 int ret = 0;
157
158 switch (cfg->esdhc_base) {
Otavio Salvador5ed15732013-04-19 03:42:02 +0000159 case USDHC1_BASE_ADDR:
160 ret = !gpio_get_value(USDHC1_CD_GPIO);
161 break;
Otavio Salvador08f32f72013-04-19 03:42:01 +0000162 case USDHC3_BASE_ADDR:
163 ret = !gpio_get_value(USDHC3_CD_GPIO);
164 break;
165 }
166
167 return ret;
168}
169
Fabio Estevame2d282a2013-03-15 10:43:48 +0000170int board_mmc_init(bd_t *bis)
171{
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200172 int ret;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000173 u32 index = 0;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000174
Otavio Salvador5ed15732013-04-19 03:42:02 +0000175 /*
176 * Following map is done:
Bin Menga1875592016-02-05 19:30:11 -0800177 * (U-Boot device node) (Physical Port)
Otavio Salvador5ed15732013-04-19 03:42:02 +0000178 * mmc0 SOM MicroSD
179 * mmc1 Carrier board MicroSD
180 */
181 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
182 switch (index) {
183 case 0:
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300184 SETUP_IOMUX_PADS(usdhc3_pads);
Otavio Salvador5ed15732013-04-19 03:42:02 +0000185 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
186 usdhc_cfg[0].max_bus_width = 4;
187 gpio_direction_input(USDHC3_CD_GPIO);
188 break;
189 case 1:
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300190 SETUP_IOMUX_PADS(usdhc1_pads);
Otavio Salvador5ed15732013-04-19 03:42:02 +0000191 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
192 usdhc_cfg[1].max_bus_width = 4;
193 gpio_direction_input(USDHC1_CD_GPIO);
194 break;
195 default:
196 printf("Warning: you configured more USDHC controllers"
197 "(%d) then supported by the board (%d)\n",
198 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200199 return -EINVAL;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000200 }
Abbas Razaaad46592013-03-25 09:13:34 +0000201
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200202 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
203 if (ret)
204 return ret;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000205 }
206
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200207 return 0;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000208}
209
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200210static int ar8031_phy_fixup(struct phy_device *phydev)
211{
212 unsigned short val;
Fabio Estevam066d97c2017-10-02 15:47:29 -0300213 int mask;
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200214
215 /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
216 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
217 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
218 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
219
220 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300221 if (with_pmic)
222 mask = 0xffe7; /* AR8035 */
223 else
224 mask = 0xffe3; /* AR8031 */
225
226 val &= mask;
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200227 val |= 0x18;
228 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
229
230 /* introduce tx clock delay */
231 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
232 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
233 val |= 0x0100;
234 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
235
236 return 0;
237}
238
239int board_phy_config(struct phy_device *phydev)
240{
241 ar8031_phy_fixup(phydev);
242
243 if (phydev->drv->config)
244 phydev->drv->config(phydev);
245
246 return 0;
247}
248
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000249#if defined(CONFIG_VIDEO_IPUV3)
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300250struct i2c_pads_info mx6q_i2c2_pad_info = {
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300251 .scl = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300252 .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300253 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300254 .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300255 | MUX_PAD_CTRL(I2C_PAD_CTRL),
256 .gp = IMX_GPIO_NR(4, 12)
257 },
258 .sda = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300259 .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300260 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300261 .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
262 | MUX_PAD_CTRL(I2C_PAD_CTRL),
263 .gp = IMX_GPIO_NR(4, 13)
264 }
265};
266
267struct i2c_pads_info mx6dl_i2c2_pad_info = {
268 .scl = {
269 .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
270 | MUX_PAD_CTRL(I2C_PAD_CTRL),
271 .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
272 | MUX_PAD_CTRL(I2C_PAD_CTRL),
273 .gp = IMX_GPIO_NR(4, 12)
274 },
275 .sda = {
276 .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
277 | MUX_PAD_CTRL(I2C_PAD_CTRL),
278 .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300279 | MUX_PAD_CTRL(I2C_PAD_CTRL),
280 .gp = IMX_GPIO_NR(4, 13)
281 }
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000282};
283
Fabio Estevam066d97c2017-10-02 15:47:29 -0300284struct i2c_pads_info mx6q_i2c3_pad_info = {
285 .scl = {
286 .i2c_mode = MX6Q_PAD_GPIO_5__I2C3_SCL
287 | MUX_PAD_CTRL(I2C_PAD_CTRL),
288 .gpio_mode = MX6Q_PAD_GPIO_5__GPIO1_IO05
289 | MUX_PAD_CTRL(I2C_PAD_CTRL),
290 .gp = IMX_GPIO_NR(1, 5)
291 },
292 .sda = {
293 .i2c_mode = MX6Q_PAD_GPIO_16__I2C3_SDA
294 | MUX_PAD_CTRL(I2C_PAD_CTRL),
295 .gpio_mode = MX6Q_PAD_GPIO_16__GPIO7_IO11
296 | MUX_PAD_CTRL(I2C_PAD_CTRL),
297 .gp = IMX_GPIO_NR(7, 11)
298 }
299};
300
301struct i2c_pads_info mx6dl_i2c3_pad_info = {
302 .scl = {
303 .i2c_mode = MX6DL_PAD_GPIO_5__I2C3_SCL
304 | MUX_PAD_CTRL(I2C_PAD_CTRL),
305 .gpio_mode = MX6DL_PAD_GPIO_5__GPIO1_IO05
306 | MUX_PAD_CTRL(I2C_PAD_CTRL),
307 .gp = IMX_GPIO_NR(1, 5)
308 },
309 .sda = {
310 .i2c_mode = MX6DL_PAD_GPIO_16__I2C3_SDA
311 | MUX_PAD_CTRL(I2C_PAD_CTRL),
312 .gpio_mode = MX6DL_PAD_GPIO_16__GPIO7_IO11
313 | MUX_PAD_CTRL(I2C_PAD_CTRL),
314 .gp = IMX_GPIO_NR(7, 11)
315 }
316};
317
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300318static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300319 IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
320 IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
321 IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
322 IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
323 IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
324 IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
325 IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
326 IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
327 IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
328 IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
329 IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
330 IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
331 IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
332 IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
333 IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
334 IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
335 IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
336 IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
337 IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
338 IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
339 IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
340 IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
341 IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
342 IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
343 IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300344};
345
346static void do_enable_hdmi(struct display_info_t const *dev)
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000347{
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500348 imx_enable_hdmi_phy();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000349}
350
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300351static int detect_i2c(struct display_info_t const *dev)
352{
353 return (0 == i2c_set_bus_num(dev->bus)) &&
354 (0 == i2c_probe(dev->addr));
355}
356
357static void enable_fwadapt_7wvga(struct display_info_t const *dev)
358{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300359 SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300360
361 gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
362 gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
363}
364
365struct display_info_t const displays[] = {{
366 .bus = -1,
367 .addr = 0,
368 .pixfmt = IPU_PIX_FMT_RGB24,
369 .detect = detect_hdmi,
370 .enable = do_enable_hdmi,
371 .mode = {
372 .name = "HDMI",
373 .refresh = 60,
374 .xres = 1024,
375 .yres = 768,
376 .pixclock = 15385,
377 .left_margin = 220,
378 .right_margin = 40,
379 .upper_margin = 21,
380 .lower_margin = 7,
381 .hsync_len = 60,
382 .vsync_len = 10,
383 .sync = FB_SYNC_EXT,
384 .vmode = FB_VMODE_NONINTERLACED
385} }, {
386 .bus = 1,
387 .addr = 0x10,
388 .pixfmt = IPU_PIX_FMT_RGB666,
389 .detect = detect_i2c,
390 .enable = enable_fwadapt_7wvga,
391 .mode = {
392 .name = "FWBADAPT-LCD-F07A-0102",
393 .refresh = 60,
394 .xres = 800,
395 .yres = 480,
396 .pixclock = 33260,
397 .left_margin = 128,
398 .right_margin = 128,
399 .upper_margin = 22,
400 .lower_margin = 22,
401 .hsync_len = 1,
402 .vsync_len = 1,
403 .sync = 0,
404 .vmode = FB_VMODE_NONINTERLACED
405} } };
406size_t display_count = ARRAY_SIZE(displays);
407
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000408static void setup_display(void)
409{
410 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000411 int reg;
412
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500413 enable_ipu_clock();
414 imx_setup_hdmi();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000415
416 reg = readl(&mxc_ccm->chsccdr);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000417 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500418 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000419 writel(reg, &mxc_ccm->chsccdr);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300420
421 /* Disable LCD backlight */
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300422 SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300423 gpio_direction_input(IMX_GPIO_NR(4, 20));
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000424}
425#endif /* CONFIG_VIDEO_IPUV3 */
426
Fabio Estevame2d282a2013-03-15 10:43:48 +0000427int board_eth_init(bd_t *bis)
428{
Fabio Estevame2d282a2013-03-15 10:43:48 +0000429 setup_iomux_enet();
430
Fabio Estevam14da7592014-01-04 17:36:28 -0200431 return cpu_eth_init(bis);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000432}
433
434int board_early_init_f(void)
435{
436 setup_iomux_uart();
Simon Glass10e40d52017-06-14 21:28:25 -0600437#ifdef CONFIG_SATA
Gilles Chanteperdrixe355eec2016-06-09 10:33:27 +0200438 /* Only mx6q wandboard has SATA */
439 if (is_cpu_type(MXC_CPU_MX6Q))
440 setup_sata();
441#endif
442
Fabio Estevame2d282a2013-03-15 10:43:48 +0000443 return 0;
444}
445
Fabio Estevam066d97c2017-10-02 15:47:29 -0300446#define PMIC_I2C_BUS 2
447
448int power_init_board(void)
449{
450 struct pmic *p;
451 u32 reg;
452
453 /* configure PFUZE100 PMIC */
454 power_pfuze100_init(PMIC_I2C_BUS);
455 p = pmic_get("PFUZE100");
456 if (p && !pmic_probe(p)) {
457 pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
458 printf("PMIC: PFUZE100 ID=0x%02x\n", reg);
459 with_pmic = true;
460
461 /* Set VGEN2 to 1.5V and enable */
462 pmic_reg_read(p, PFUZE100_VGEN2VOL, &reg);
463 reg &= ~(LDO_VOL_MASK);
464 reg |= (LDOA_1_50V | (1 << (LDO_EN)));
465 pmic_reg_write(p, PFUZE100_VGEN2VOL, reg);
466 }
467
468 return 0;
469}
470
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000471/*
472 * Do not overwrite the console
473 * Use always serial for U-Boot console
474 */
475int overwrite_console(void)
476{
477 return 1;
478}
479
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000480#ifdef CONFIG_CMD_BMODE
481static const struct boot_mode board_boot_modes[] = {
482 /* 4 bit bus width */
483 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
484 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
485 {NULL, 0},
486};
487#endif
488
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300489static bool is_revc1(void)
490{
491 SETUP_IOMUX_PADS(rev_detection_pad);
492 gpio_direction_input(REV_DETECTION);
493
494 if (gpio_get_value(REV_DETECTION))
495 return true;
496 else
497 return false;
498}
499
Fabio Estevam066d97c2017-10-02 15:47:29 -0300500static bool is_revd1(void)
501{
502 if (with_pmic)
503 return true;
504 else
505 return false;
506}
507
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000508int board_late_init(void)
509{
510#ifdef CONFIG_CMD_BMODE
511 add_board_boot_modes(board_boot_modes);
512#endif
513
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300514#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Fabio Estevame1f07152017-10-14 09:17:54 -0300515 if (is_mx6dqp())
516 env_set("board_rev", "MX6QP");
517 else if (is_mx6dq())
Simon Glass382bee52017-08-03 12:22:09 -0600518 env_set("board_rev", "MX6Q");
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300519 else
Simon Glass382bee52017-08-03 12:22:09 -0600520 env_set("board_rev", "MX6DL");
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300521
Fabio Estevam066d97c2017-10-02 15:47:29 -0300522 if (is_revd1())
523 env_set("board_name", "D1");
524 else if (is_revc1())
Simon Glass382bee52017-08-03 12:22:09 -0600525 env_set("board_name", "C1");
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300526 else
Simon Glass382bee52017-08-03 12:22:09 -0600527 env_set("board_name", "B1");
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300528#endif
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000529 return 0;
530}
531
Fabio Estevame2d282a2013-03-15 10:43:48 +0000532int board_init(void)
533{
534 /* address of boot parameters */
535 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
536
Sven Ebenfeld36c06272016-11-25 21:42:53 +0100537#if defined(CONFIG_VIDEO_IPUV3)
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300538 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
Fabio Estevame1f07152017-10-14 09:17:54 -0300539 if (is_mx6dq() || is_mx6dqp()) {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300540 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300541 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c3_pad_info);
542 } else {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300543 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300544 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c3_pad_info);
545 }
Fabio Estevam1b853e42017-09-22 23:45:30 -0300546
547 setup_display();
Sven Ebenfeld36c06272016-11-25 21:42:53 +0100548#endif
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300549
Fabio Estevame2d282a2013-03-15 10:43:48 +0000550 return 0;
551}
552
Fabio Estevame2d282a2013-03-15 10:43:48 +0000553int checkboard(void)
554{
Fabio Estevam066d97c2017-10-02 15:47:29 -0300555 if (is_revd1())
556 puts("Board: Wandboard rev D1\n");
557 else if (is_revc1())
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300558 puts("Board: Wandboard rev C1\n");
559 else
560 puts("Board: Wandboard rev B1\n");
Fabio Estevame2d282a2013-03-15 10:43:48 +0000561
562 return 0;
563}